Public Version
Camera ISP Register Manual
www.ti.com
Table 6-674. Register Call Summary for Register CSI2_CTx_DAT_PING_ADDR
Camera ISP Functional Description
•
Camera ISP Basic Programming Model
•
Camera ISP CSI2 Enable Video/Picture Acquisition
Camera ISP Register Manual
•
Camera ISP CSI2 REGS1 Register Summary
•
Camera ISP CSI2 REGS1 Register Description
Table 6-675. CSI2_CTx_DAT_PONG_ADDR
Address Offset
0x0000 0080 + (x * 0x20)
Index
x = 0 to 7
Physical Address
Instance
See
See
Description
DATA MEM PONG ADDRESS REGISTER - Context
This register sets the 32-bit memory address where the pixel data are stored. The destination is double
buffered: this register sets the PONG address. Double buffering is enabled when the addresses
CSI2_CTX_DAT_PING_ADDR and CSI2_CTX_DAT_PONG_ADDR are different.
Note that the 5 LSBs are ignored: the address shall be aligned on a 32-byte boundary.
This register is shadowed: modifications are taken into account after the next FSC sync code. Only full
32-bit values shall be written.
Type
RW
31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10
9
8
7
6
5
4
3
2
1
0
ADDR
RESERVED
Bits
Field Name
Description
Type
Reset
31:5
ADDR
27 most significant bits of the 32-bit address.
RW
0x0000000
4:0
RESERVED
Write 0s for future compatibility. Read returns 0.
R
0x00
Table 6-676. Register Call Summary for Register CSI2_CTx_DAT_PONG_ADDR
Camera ISP Functional Description
•
Camera ISP Basic Programming Model
•
Camera ISP CSI2 Enable Video/Picture Acquisition
Camera ISP Register Manual
•
Camera ISP CSI2 REGS1 Register Summary
•
Camera ISP CSI2 REGS1 Register Description
Table 6-677. CSI2_CTx_IRQENABLE
Address Offset
0x0000 0084 + (x * 0x20)
Index
x = 0 to 7
Physical Address
Instance
See
See
Description
INTERRUPT ENABLE REGISTER - Context
This register regroups all the events related to Context.
Type
RW
1548
Camera Image Signal Processor
SWPU177N – December 2009 – Revised November 2010
Copyright © 2009–2010, Texas Instruments Incorporated