Public Version
www.ti.com
Camera ISP Register Manual
Table 6-671. CSI2_CTx_DAT_OFST
Address Offset
0x0000 0078 + (x * 0x20)
Index
x = 0 to 7
Physical Address
Instance
See
See
Description
DATA MEM ADDRESS OFFSET REGISTER - Context
This register sets the offset, which is applied on the destination address after each line is written to
memory. This register applies for both
and
.
For example, it enables to perform 2D data transfers of the pixel data into a frame buffer. In such case,
the pixel data and frame buffer data shall have the same data format.
Note that the 5 LSBs are ignored: the offset shall be a multiple of 32 bytes.
This register is shadowed: modifications are taken into account after the next FSC sync code. Only full
32-bit values shall be written.
Type
RW
31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10
9
8
7
6
5
4
3
2
1
0
RESERVED
OFST
RESERVED
Bits
Field Name
Description
Type
Reset
31:17
RESERVED
Write 0s for future compatibility. Read returns 0.
R
0x0000
16:5
OFST
Line offset programmed in bytes (signed value 2's
RW
0x000
complement).
If OFST = 0, the data is written contiguously in memory.
Otherwise, OFST sets the destination offset between the
first pixel of the previous line and the first pixel of the
current line.
4:0
RESERVED
Write 0s for future compatibility. Read returns 0.
R
0x00
Table 6-672. Register Call Summary for Register CSI2_CTx_DAT_OFST
Camera ISP Functional Description
•
Camera ISP CSI2 Progressive Frame to Progressive Storage
Camera ISP Basic Programming Model
•
Camera ISP CSI2 Enable Video/Picture Acquisition
Camera ISP Register Manual
•
Camera ISP CSI2 REGS1 Register Summary
Table 6-673. CSI2_CTx_DAT_PING_ADDR
Address Offset
0x0000 007C + (x * 0x20)
Index
x = 0 to 7
Physical Address
Instance
See
See
Description
DATA MEM PING ADDRESS REGISTER - Context
This register sets the 32-bit memory address where the pixel data are stored. The destination is double
buffered: this register sets the PING address. Double buffering is enabled when the addresses
and
are different.
Note that the 5 LSBs are ignored: the address shall be aligned on a 32-byte boundary.
This register is shadowed: modifications are taken into account after the next FSC sync code. Only full
32-bit values shall be written.
Type
RW
31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10
9
8
7
6
5
4
3
2
1
0
ADDR
RESERVED
Bits
Field Name
Description
Type
Reset
31:5
ADDR
27 most significant bits of the 32-bit address.
RW
0x0000000
4:0
RESERVED
Write 0s for future compatibility. Read returns 0.
R
0x00
1547
SWPU177N – December 2009 – Revised November 2010
Camera Image Signal Processor
Copyright © 2009–2010, Texas Instruments Incorporated