Public Version
www.ti.com
Camera ISP Register Manual
Bits
Field Name
Description
Type
Reset
15
FPCEN
Fault pixel correction enable.
RW
0x0
Upon setting this bit, and as long as it remains enabled,
the fault pixel logic continues to request data and just
start over for next frame once the last data of current
frame has been received. As soon as the register is set
the data are fetched. To disable fault pixel correction,
users can write a 0 at any time. However, the disabling
only applies after the current frame is processed (busy bit
for current frame is 0)
This bit should only be written after the FPC_ADDR
register below has been set. Also, the other fields in this
register have to be set prior to enabling this bit. The
required process is:
Write(FPC_ADDR)
Write(FPC) with this bit (FPC.FPCEN) turned off
Write(FPC) with this bit (FPC.FPCEN) turned on while
other fields are same as previous write
0x0: Disable
0x1: Enable
14:0
FPNUM
Number of fault pixels to be corrected in the frame
RW
0x0000
This field should not be changed when the FPCEN is
enabled at any time
Table 6-244. Register Call Summary for Register CCDC_FPC
Camera ISP Functional Description
•
Camera ISP CCDC Functional Operations
Camera ISP Basic Programming Model
•
Camera ISP CCDC Register Setup
•
Camera ISP CCDC Enable/Disable Hardware
:
•
•
Camera ISP CCDC Status Checking
•
Camera ISP CCDC Image-Signal Processing
•
Camera ISP Central-Resource SBL Event and Status Checking
:
Camera ISP Register Manual
•
Camera ISP Register Description
•
Camera ISP CCDC Register Summary
Table 6-245. CCDC_FPC_ADDR
Address Offset
0x0000 0044
Physical Address
0x480B C644
Instance
ISP_CCDC
Description
FAULT PIXEL CORRECTION MEMORY ADDRESS
Type
RW
31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10
9
8
7
6
5
4
3
2
1
0
ADDR
Bits
Field Name
Description
Type
Reset
31:0
ADDR
Memory address
RW
0x00000000
Set the memory address of the fault pixel correction
table. The address should be aligned to a 64-byte
boundary: the 6 LSBs are ignored. Each of the 32-bit
table entry contains a 13-bit vertical position, a 14-bit
horizontal position and a 5-bit operation field.
1389
SWPU177N – December 2009 – Revised November 2010
Camera Image Signal Processor
Copyright © 2009–2010, Texas Instruments Incorporated