Public Version
www.ti.com
Camera ISP Register Manual
Table 6-188. CCP2_LCx_DAT_PING_ADDR
Address Offset
0x0000 0070 + (x * 0x30)
Index
x = 0 to 3
Physical Address
0x480B C470 + (x * 0x30)
Instance
ISP_CCP2
Description
DATA MEMORY PING ADDRESS REGISTER - LOGICAL CHANNEL x. This register sets the 32-bit
memory address where the pixel data are stored. The destination is double-buffered; this register sets
the PING address. Double-buffering is enabled when the addresses CCP2_LC0_DAT_PING_ADDR and
CCP2_LC0_DAT_PONG_ADDR are different. The 5 LSBs are ignored; the address is aligned on a
32-byte boundary. This register is shadowed; modifications are taken into account after the next FSC
synchronization code.
Type
RW
31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10
9
8
7
6
5
4
3
2
1
0
ADDR
RESERVED
Bits
Field Name
Description
Type
Reset
31:5
ADDR
27 MSBs of the 32-bit address
RW
0x0000000
4:0
RESERVED
5 LSBs of the 32-bit address
RW
0x00
Write 0s for future compatibility. Read returns 0.
Table 6-189. Register Call Summary for Register CCP2_LCx_DAT_PING_ADDR
Camera ISP Basic Programming Model
•
Camera ISP CSI1/CCP2B Register Accessibility During Frame Processing
:
•
Camera ISP CSI1/CCP2B Frame Acquisition
•
Camera ISP CSI1/CCP2B Pixel Data Region
Camera ISP Register Manual
•
Camera ISP CCP2 Register Summary
•
Camera ISP CCP2 Register Description
Table 6-190. CCP2_LCx_DAT_PONG_ADDR
Address Offset
0x0000 0074 + (x * 0x30)
Index
x = 0 to 3
Physical Address
0x480B C474 + (x * 0x30)
Instance
ISP_CCP2
Description
DATA MEMORY PONG ADDRESS REGISTER - LOGICAL CHANNEL x. This register sets the 32-bit
memory address where the pixel data are stored. The destination is double-buffered; this register sets
the PONG address. Double-buffering is enabled when the addresses CCP2_LC0_DAT_PING_ADDR
and CCP2_LC0_DAT_PONG_ADDR are different. The 5 LSBs are ignored; the address is aligned on a
32-byte boundary. This register is shadowed; modifications are taken into account after the next FSC
synchronization code.
Type
RW
31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10
9
8
7
6
5
4
3
2
1
0
ADDR
RESERVED
Bits
Field Name
Description
Type
Reset
31:5
ADDR
27 MSBs of the 32-bit address
RW
0x0000000
4:0
RESERVED
5 LSBs of the 32-bit address
RW
0x00
Write 0s for future compatibility. Read returns 0.
Table 6-191. Register Call Summary for Register CCP2_LCx_DAT_PONG_ADDR
Camera ISP Basic Programming Model
•
Camera ISP CSI1/CCP2B Register Accessibility During Frame Processing
:
•
Camera ISP CSI1/CCP2B Frame Acquisition
•
Camera ISP CSI1/CCP2B Pixel Data Region
1365
SWPU177N – December 2009 – Revised November 2010
Camera Image Signal Processor
Copyright © 2009–2010, Texas Instruments Incorporated