TPS65941213-Q1
ENABLE
INTn
nRSTOUT
SCL_I2C1
SDA_I2C1
1
GPIO1 (SCL_I2C2)
GPIO2 (SDA_I2C2)
1
GPIO3 (nERR_SOC)
GPIO4 (LP_WKUP1)
GPIO5 (SCLK_SPMI)
GPIO6 (SDATA_SPMI)
GPIO7 (nERR_MCU)
GPIO8 (DISABLE_WDOG)
GPIO9 (GPO)
GPIO10 (WKUP1)
GPIO11 (nRSTOUT_SOC)
LDOVINT
Prim
ary PM
IC
TPS65941111-Q1
ENABLE
INTn
nRSTOUT
SCL_I2C1
SDA_I2C1
1
GPIO1 (GPI)
GPIO2 (GPI)
GPIO3 (GPO)
GPIO4 (GPO)
GPIO5 (SCLK_SPMI)
GPIO6 (SDATA_SPMI)
GPIO7 (GPI)
GPIO8 (GPI)
GPIO9 (GPO)
GPIO10 (WKUP2)
GPIO11 (GPO)
LDOVINT
Second
ary PM
IC
TPS22965-Q1
TPS22965-Q1
TLV73318P-Q1
TPS62813-Q1
SOC_PWR_EN
Safety MCU GPIO
SAFETY MCU CONTROLS
Processor
MCU_PORz
WKPU_I2C0_SCL/SDA
MCU_I2C0_SCL/SDA
PORz
MCU_SAFETY_ERRORn
PMIC_POWER_EN1
MMC1_IO
SoC MAIN CONTROLS
SOC_SAFETY_ERRORn
DDR_RET
RESETSTATz
PORz_OUT
Reset to Board
Board
Warm Reset
Disable Watchdog
PMIC_Wake1
2
PMIC_Wake2
H_MCU_INTn_3V3
H_MCU_PORz_1V8
H_MCU_I2C0
H_WKUP_I2C0
H_SOC_SAFETY_ERRn
PMIC_WAKE1
3
H_MCU_SAFETY_ERRn
PMIC_GPIO8
EN_MCU3V3IO_LDSW
PMIC_GPIO10
3
H_SOC_PORz_1V8
PMICA_SCLK
PMICA_SDATA
SEL_SDIO_3V3_1V8n
EN_VDDR
H_DDR_RET_1V1
EN_EFUSE_VPP
PMIC_WAKE2
3
EN_3V3IO_LDSW
Power
Processor Group
Processor Sub-group
Processor Supply Groups
System Group
System IO
Domain Descriptors
VCCA
VRTC – 1.8V
VINT – 1.8V
VIO – 1.8V or 3.3V
PMIC IO Domain
PDN Options
Base PDN
MCU-Only
and Safety Island
Retention
Figure 3-2. TPS6594-Q1 Digital Connections
1. PMIC IO can have distinct power domains for input and output functionality. The SDA function for I2C1 and
I2C2 use the VINT voltage domain as an input and the VIO voltage domain as an output. Please refer to the
Processor Connections
8
Optimized Dual TPS6594-Q1 PMIC User Guide for Jacinto
™
7 DRA829 or
TDA4VM Automotive PDN-0C
SLVUC99 – JANUARY 2022
Copyright © 2022 Texas Instruments Incorporated