7.6.20 PMBUS-PAGE Register [reset = 0300h]
PMBus page address = X, PMBus register address = 00h
Figure 7-41. PMBUS-PAGE Register
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
PMBUS-PAGE
X
R/W-03h
X-00h
Table 7-44. PMBUS_OPERATION Register Field Descriptions
Bit
Field
Type
Reset
Description
15-8
PMBUS-PAGE
R/W
03h
8-bit PMBus page address as specified in
.
7-0
X
X
00h
Not applicable
7.6.21 PMBUS-OP-CMD-X Register [reset = 0000h]
PMBus page address = 00h, 01h, 02h, 03h, PMBus register address = 01h
Figure 7-42. PMBUS-OP-CMD-X Register (X = 0, 1, 2, 3)
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
PMBUS-OPERATION-CMD-X
X
R/W-00h
X-00h
Table 7-45. PMBUS-OP-CMD-X Register Field Descriptions
Bit
Field
Type
Reset
Description
15-8
PMBUS-OPERATION-CMD-X
R/W
00h
PMBus operation commands:
00h: Turn off
80h: Turn on
A4h: Margin high, DAC output margins high to DAC-X-MARGIN-
HIGH code
94h: Margin low, DAC output margins low to DAC-X-MARGIN-
LOW code
7-0
X
X
00h
Not applicable
7.6.22 PMBUS-CML Register [reset = 0000h]
PMBus page address = X, PMBus register address = 78h
Figure 7-43. PMBUS-CML Register
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
X
CML
X
N/A
X-00h
R/W-0h
X-0h
X-00h
Table 7-46. PMBUS-CML Register Field Descriptions
Bit
Field
Type
Reset
Description
15-10
X
X
00h
Don't care
9
CML
R/W
0h
0: No communication fault
1: PMBus communication fault for write with incorrect number of
clocks, read before write command, invalid command address,
and invalid or unsupported data value; reset this bit by writing 1.
8
X
X
0h
Don't care
7-0
X
X
00h
Not applicable
SLASF47 – MAY 2022
68
Copyright © 2022 Texas Instruments Incorporated
Product Folder Links: