7.6.5 DAC-X-IOUT-MISC-CONFIG Register (address = 16h, 04h) [reset = 0000h]
PMBus page address = FFh, PMBus register address = DEh, D2h
Figure 7-26. DAC-X-IOUT-MISC-CONFIG Register (X = 0, 1)
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
X
IOUT-RANGE-X
X
X-0h
R/W-0h
X-0h
Table 7-27. DAC-X-IOUT-MISC-CONFIG Register Field Descriptions
Bit
Field
Type
Reset
Description
15-13
X
X
0h
Don't care
12-9
IOUT-RANGE-X
R/W
0000
1000: ‒25 μA to +25 μA
1001: ‒50 μA to +50 μA
1010: ‒125 μA to +125 μA
1011: ‒250 μA to +250 μA
Others: Invalid
8-0
X
X
000h
Don't care
7.6.6 DAC-X-CMP-MODE-CONFIG Register (address = 17h, 05h) [reset = 0000h]
PMBus page address = FFh, PMBus register address = DFh, D3h
Figure 7-27. DAC-X-CMP-MODE-CONFIG Register (X = 0, 1)
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
X
CMP-X-MODE
X
X-0h
R/W-0h
X-0h
Table 7-28. DAC-X-CMP-MODE-CONFIG Register Field Descriptions
Bit
Field
Type
Reset
Description
15-12
X
X
00h
Don't care
11-10
CMP-X-MODE
R/W
00
00: No hysteresis or window function
01: Hysteresis provided using DAC-X-MARGIN-HIGH and DAC-
X-MARGIN-LOW registers
10: Window comparator mode with DAC-X-MARGIN-HIGH and
DAC-X-MARGIN-LOW registers setting window bounds
11: Invalid
9-0
X
X
000h
Don't care
SLASF47 – MAY 2022
Copyright © 2022 Texas Instruments Incorporated
57
Product Folder Links: