
AINTC Registers
11.4.27 System Interrupt Enable Set Register 4 (ESR4)
The system interrupt enable set register 4 (ESR4) enables system interrupts 96 to 100 to trigger outputs.
System interrupts that are not enabled do not interrupt the host. There is one bit per system interrupt. The
ESR4 is shown in
and described in
.
Figure 11-29. System Interrupt Enable Set Register 4 (ESR4)
31
5
4
0
Reserved
ENABLE[n]
R-0
W-0
LEGEND: R = Read only; W = Write only; -n = value after reset
Table 11-29. System Interrupt Enable Set Register 4 (ESR4) Field Descriptions
Bit
Field
Value
Description
31-5
Reserved
0
Reserved
4-0
ENABLE[n]
System interrupt 96 to 100 enable. Read returns the enable value (0 = disabled, 1 = enabled).
0
Writing a 0 has no effect.
1
Write a 1 in bit position [n] to set the enable for system interrupt n + 96.
11.4.28 System Interrupt Enable Clear Register 1 (ECR1)
The system interrupt enable clear register 1 (ECR1) disables system interrupts 0 to 31 to map to
channels. System interrupts that are not enabled do not interrupt the host. There is one bit per system
interrupt. The ECR1 is shown in
and described in
.
Figure 11-30. System Interrupt Enable Clear Register 1 (ECR1)
31
0
DISABLE[n]
W-0
LEGEND: W = Write only; -n = value after reset
Table 11-30. System Interrupt Enable Clear Register 1 (ECR1) Field Descriptions
Bit
Field
Value
Description
31-0
DISABLE[n]
System interrupt 0 to 31 disable. Read returns the enable value (0 = disabled, 1 = enabled).
0
Writing a 0 has no effect.
1
Write a 1 in bit position [n] to clear the enable for system interrupt n.
240
ARM Interrupt Controller (AINTC)
SPRUGX5A
–
May 2011
Copyright
©
2011, Texas Instruments Incorporated