
SYSCFG Registers
10.4.9.16 Pin Multiplexing Control 15 Register (PINMUX15)
Figure 10-32. Pin Multiplexing Control 15 Register (PINMUX15)
31
28
27
24
23
20
19
16
PINMUX15_31_28
PINMUX15_27_24
PINMUX15_23_20
PINMUX15_19_16
R/W-0
R/W-0
R/W-0
R/W-0
15
12
11
8
7
4
3
0
PINMUX15_15_12
PINMUX15_11_8
PINMUX15_7_4
PINMUX15_3_0
R/W-0
R/W-0
R/W-0
R/W-0
LEGEND: R/W = Read/Write; -n = value after reset
Table 10-36. Pin Multiplexing Control 15 Register (PINMUX15) Field Descriptions
Bit
Field
Value
Description
Type
(1)
31-28
PINMUX15_31_28
PINMUX15_31_28 Control
0
Pin is 3-stated.
Z
1h-Fh
Reserved
X
27-24
PINMUX15_27_24
PINMUX15_27_24 Control
0
Pin is 3-stated.
Z
1h-Fh
Reserved
X
23-20
PINMUX15_23_20
PINMUX15_23_20 Control
0
Pin is 3-stated.
Z
1h-Fh
Reserved
X
19-16
PINMUX15_19_16
PINMUX15_19_16 Control
0
Pin is 3-stated.
Z
1h-Fh
Reserved
X
15-12
PINMUX15_15_12
PINMUX15_15_12 Control
0
Pin is 3-stated.
Z
1h-Fh
Reserved
X
11-8
PINMUX15_11_8
PINMUX15_11_8 Control
0
Pin is 3-stated.
Z
1h-Fh
Reserved
X
7-4
PINMUX15_7_4
RMII_CRS_DV Control
0
Pin is 3-stated.
Z
1h-7h
Reserved
X
8h
Selects Function RMII_CRS_DV
I
9h-Fh
Reserved
X
3-0
PINMUX15_3_0
RMII_MHZ_50_CLK Control
0
Enables sourcing of the 50 MHz reference clock from an external source on the
I
RMII_MHZ_50_CLK pin to the EMAC.
1h-7h
Reserved
X
8h
Selects Function RMII_MHZ_50_CLK. Enables sourcing of the 50 MHz reference
O
clock from PLL0_SYSCLK7 to the EMAC. Also, PLL0_SYSCLK7 is driven out on the
RMII_MHZ_50_CLK pin. Note that the SYSCLK7 output clock does not meet the
RMII reference clock specification of 50 MHz +/-50 ppm. See
for more
information.
9h-Fh
Reserved
X
(1)
I = Input, O = Output, I/O = Bidirectional, X = Undefined, Z = High-impedance state
192
System Configuration (SYSCFG) Module
SPRUGX5A
–
May 2011
Copyright
©
2011, Texas Instruments Incorporated