IO Wrap Register Map
1167
SBAU337 – May 2020
Copyright © 2020, Texas Instruments Incorporated
Serial Interface Register Maps
2.16.509 Register 958h (offset = 958h) [reset = 0h]
Figure 2-2772. Register 958h
7
6
5
4
3
2
1
0
SEL_INTPI_RXB_AGC_PIN_FR
EEZE
POL_INTPI_RX
B_AGC_PIN_F
REEZE
R/W-0h
R/W-0h
LEGEND: R/W = Read/Write; W = Write only; -n = value after reset
Table 2-2788. Register 958 Field Descriptions
Bit
Field
Type
Reset
Description
2-1
SEL_INTPI_RXB_
AGC_PIN_FREEZ
E
R/W
0h
select control for intpi_rxb_agc_pin_freeze. 0 indicates take
from parallel GPIO 1 indicates take from Serial LVDS GPIO 2
indicates take from Serdes GPIO
0-0
POL_INTPI_RXB_
AGC_PIN_FREEZ
E
R/W
0h
polarity control for intpi_rxb_agc_pin_freeze. 0 indicates pass
through from GPIO when selected 1 indicates inverted signal
2.16.510 Register 959h (offset = 959h) [reset = 2h]
Figure 2-2773. Register 959h
7
6
5
4
3
2
1
0
OVR_SEL_INT
PI_RXB_AGC_
PIN_FREEZE
OVR_INTPI_R
XB_AGC_PIN_
FREEZE
R/W-1h
R/W-0h
LEGEND: R/W = Read/Write; W = Write only; -n = value after reset
Table 2-2789. Register 959 Field Descriptions
Bit
Field
Type
Reset
Description
1-1
OVR_SEL_INTPI_
RXB_AGC_PIN_F
REEZE
R/W
1h
control to select whether the input function
intpi_rxb_agc_pin_freeze needs to be overriden ot not. 1
indicates override.
0-0
OVR_INTPI_RXB_
AGC_PIN_FREEZ
E
R/W
0h
override value for ovr_sel_intpi_rxb_agc_pin_freeze is made
high
2.16.511 Register 95Ch (offset = 95Ch) [reset = 0h]
Figure 2-2774. Register 95Ch
7
6
5
4
3
2
1
0
SEL_INTPI_RXC_AGC_PIN_FR
EEZE
POL_INTPI_RX
C_AGC_PIN_F
REEZE
R/W-0h
R/W-0h
LEGEND: R/W = Read/Write; W = Write only; -n = value after reset
Table 2-2790. Register 95C Field Descriptions
Bit
Field
Type
Reset
Description
2-1
SEL_INTPI_RXC_
AGC_PIN_FREEZ
E
R/W
0h
select control for intpi_rxc_agc_pin_freeze. 0 indicates take
from parallel GPIO 1 indicates take from Serial LVDS GPIO 2
indicates take from Serdes GPIO