IO Wrap Register Map
1141
SBAU337 – May 2020
Copyright © 2020, Texas Instruments Incorporated
Serial Interface Register Maps
2.16.431 Register 83Ch (offset = 83Ch) [reset = 0h]
Figure 2-2694. Register 83Ch
7
6
5
4
3
2
1
0
SEL_INTPI_RXCD_DSA_GAIN_
1
POL_INTPI_RX
CD_DSA_GAIN
_1
R/W-0h
R/W-0h
LEGEND: R/W = Read/Write; W = Write only; -n = value after reset
Table 2-2710. Register 83C Field Descriptions
Bit
Field
Type
Reset
Description
2-1
SEL_INTPI_RXCD
_DSA_GAIN_1
R/W
0h
select control for intpi_rxcd_dsa_gain_1. 0 indicates take from
parallel GPIO 1 indicates take from Serial LVDS GPIO 2
indicates take from Serdes GPIO
0-0
POL_INTPI_RXCD
_DSA_GAIN_1
R/W
0h
polarity control for intpi_rxcd_dsa_gain_1. 0 indicates pass
through from GPIO when selected 1 indicates inverted signal
2.16.432 Register 83Dh (offset = 83Dh) [reset = 2h]
Figure 2-2695. Register 83Dh
7
6
5
4
3
2
1
0
OVR_SEL_INT
PI_RXCD_DSA
_GAIN_1
OVR_INTPI_R
XCD_DSA_GAI
N_1
R/W-1h
R/W-0h
LEGEND: R/W = Read/Write; W = Write only; -n = value after reset
Table 2-2711. Register 83D Field Descriptions
Bit
Field
Type
Reset
Description
1-1
OVR_SEL_INTPI_
RXCD_DSA_GAIN
_1
R/W
1h
control to select whether the input function
intpi_rxcd_dsa_gain_1 needs to be overriden ot not. 1
indicates override.
0-0
OVR_INTPI_RXCD
_DSA_GAIN_1
R/W
0h
override value for ovr_sel_intpi_rxcd_dsa_gain_1 is made high
2.16.433 Register 840h (offset = 840h) [reset = 0h]
Figure 2-2696. Register 840h
7
6
5
4
3
2
1
0
SEL_INTPI_RXCD_DSA_GAIN_
2
POL_INTPI_RX
CD_DSA_GAIN
_2
R/W-0h
R/W-0h
LEGEND: R/W = Read/Write; W = Write only; -n = value after reset
Table 2-2712. Register 840 Field Descriptions
Bit
Field
Type
Reset
Description
2-1
SEL_INTPI_RXCD
_DSA_GAIN_2
R/W
0h
select control for intpi_rxcd_dsa_gain_2. 0 indicates take from
parallel GPIO 1 indicates take from Serial LVDS GPIO 2
indicates take from Serdes GPIO
0-0
POL_INTPI_RXCD
_DSA_GAIN_2
R/W
0h
polarity control for intpi_rxcd_dsa_gain_2. 0 indicates pass
through from GPIO when selected 1 indicates inverted signal