HT-DV40H
8 – 15
GPIO/M_DD[26]
158
Input/Output
SDRAM data bus bit 26 or GPIO[35]
GPIO/M_DD[25]
159
Input/Output
SDRAM data bus bit 25 or GPIO[36]
GPIO/M_DD[24]
160
Input/Output
SDRAM data bus bit 24 or GPIO[37]
Symbol
Pin #
Input/Output
Description
Priority selection
Function
Dir
hw_cfg_chg[5]=1íb1
SDRAM data bus [26]
Input/Output
gpio_first[2][3] = 1
GPIO[35]
Input/Output
hw_cfg_chg[4] = 1'b1
FL_ROM_DATA[10]
Input/Output
sft_cfg2[7:6] = 1
UA0_DTR_B
Output
sft_cfg13[14:12] = 3'b001
AT_D[2]
Input/Output
sft_cfg13[14:12] = 3'b100
AT_D[2]
Input/Output
sft_cfg0[13:12] = 1
TV_LCD_R[5]
Output
sfg_cfg15[2:0] = 3'b100
FM_GPIOB[2]
Input/Output
sfg_cfg16[7:4] = 4'b0101
FM_GPIOB[9]
Input/Output
sfg_cfg17[11:8] = 4'b0001
FM_GPIOB[22]
Input/Output
sfg_cfg18[3:0] = 4'b1001
FM_GPIOB[31]
Input/Output
(other)
GPIO[35] (default)
Input/Output
Priority selection
Function
Dir
hw_cfg_chg[5]=1íb1
SDRAM data bus [25]
Input/Output
gpio_first[2][4] = 1
GPIO[36]
Input/Output
hw_cfg_chg[4] = 1'b1
FL_ROM_DATA[9]
Input/Output
sft_cfg2[7:6] = 1
UA0_RI_B
Input
sft_cfg13[14:12] = 3'b001
AT_D[12]
Input/Output
sft_cfg13[14:12] = 3'b100
AT_D[13]
Input/Output
{sft_cfg20[5:3],sft_cfg14
[15:13]} = 6'b000011
INT0_7
Input
sft_cfg0[13:12] = 1
TV_LCD_G[0]
Output
sfg_cfg16[15:12] = 4'b0100
FM_GPIOB[13]
Input/Output
sfg_cfg17[11:8] = 4'b0001
FM_GPIOB[21]
Input/Output
(other)
GPIO[36] (default)
Input/Output
Priority selection
Function
Dir
hw_cfg_chg[5]=1’b1
SDRAM data bus [24]
Input/Output
gpio_first[2][5] = 1
GPIO[37]
Input/Output
hw_cfg_chg[4] = 1'b1
FL_ROM_DATA[8]
Input/Output
sft_cfg2[7:6] = 1
UA0_DCD_B
Input
sft_cfg13[14:12] = 3'b001
AT_D[3]
Input/Output
sft_cfg13[14:12] = 3'b100
AT_D[3]
Input/Output
sft_cfg1[11:9] = 3'b011
INT1_11
Input
sft_cfg0[13:12] = 1
TV_LCD_G[1]
Output
sfg_cfg15[2:0] = 3'b100
FM_GPIOB[3]
Input/Output
sfg_cfg17[7:7] = 4'b0001
FM_GPIOB[20]
Input/Output
(other)
GPIO[37] (default)
Input/Output
Summary of Contents for HT-DV40H
Page 13: ...HT DV40H 2 6 MEMO ...
Page 15: ...HT DV40H 4 2 IC701 IXA161AW00 PR PB Y S01 Figure 4 2 MAIN BLOCK DIAGRAM 2 2 ...
Page 19: ...HT DV40H 4 6 Figure 4 6 POWER BLOCK DIAGRAM 2 2 ...
Page 30: ...HT DV40H 5 11 MEMO ...
Page 34: ...HT DV40H 6 4 Figure 6 3 MAIN SCHEMATIC DIAGRAM 3 8 TO SUBWOOFER PWB D BI402 13 14 15 16 17 18 ...
Page 35: ...HT DV40H 6 5 Figure 6 4 MAIN SCHEMATIC DIAGRAM 4 8 MIC_IN A B C D E F G H 1 2 3 4 5 6 ...
Page 36: ...HT DV40H 6 6 Figure 6 5 MAIN SCHEMATIC DIAGRAM 5 8 AZ4558CME JP826 7 8 9 10 11 12 ...
Page 38: ...HT DV40H 6 8 Figure 6 7 MAIN SCHEMATIC DIAGRAM 7 8 AUDIO SIGNAL A B C D E F G H 1 2 3 4 5 6 ...
Page 39: ...HT DV40H 6 9 Figure 6 8 MAIN SCHEMATIC DIAGRAM 8 8 SPEAKER TERMINAL 7 8 9 10 11 12 ...
Page 40: ...HT DV40H 6 10 Figure 6 9 USB SCHEMATIC DIAGRAM BI706 A B C D E F G H 1 2 3 4 5 6 ...
Page 41: ...HT DV40H 6 11 MEMO ...
Page 45: ...HT DV40H 6 15 Figure 6 13 DISPLAY SCHEMATIC DIAGRAM 2 2 7 8 9 10 11 12 ...
Page 47: ...HT DV40H 6 17 MEMO ...
Page 49: ...HT DV40H 6 19 Figure 6 16 DVD SCHEMATIC DIAGRAM 2 8 7 8 9 10 11 12 ...
Page 52: ...HT DV40H 6 22 Figure 6 19 DVD SCHEMATIC DIAGRAM 5 8 7 8 9 10 11 12 ...
Page 54: ...HT DV40H 6 24 Figure 6 21 DVD SCHEMATIC DIAGRAM 7 8 CD SIGNAL A B C D E F G H 1 2 3 4 5 6 ...
Page 67: ...HT DV40H 6 37 Figure 6 34 WIRING SIDE OF POWER PWB BOTTOM VIEW 2 2 7 8 9 10 11 12 ...
Page 71: ...HT DV40H 6 41 Figure 6 38 WIRING SIDE OF DISPLAY PWB BOTTOM VIEW 2 2 7 8 9 10 11 12 ...