S5PV210_HARDWARE DESING GUIDE REV 1.0
116
20. Camera Interface
20.1.
Signal Description
Signal
I/O
Description
CAM_A/B_PCLK
I
Pixel Clock, driven by the Camera processor A
CAM_A/B_VSYNC
I
Vertical Sync, driven by the Camera processor A
CAM_A/B_HREF
I
Horizontal Sync, driven by the Camera processor A
CAM_A/B_DATA[7:0
]
I
Pixel Data for YCbCr in 8-bit mode or for Y in 16-bit mode, driven by the
Camera processor A
CAM_A/B_CLKOUT
O
Master Clock to the Camera processor A
CAM_A/B_FIELD
I
Software Reset or Power Down for the external Camera processor A
Note) 1.C110 don’t have a dedicated CAM RESET signal. So, GPIO should be allocated for it.
2. C100 has two camera port A, B