S3C80A5B
TIMER 1
11-5
Timer 1 Counter Low-Byte Register (T1CNTL)
F7H, Set 1, R
.7
.6
.5
.4
.3
.2
.1
.0
MSB
LSB
Reset Value : 00H
Timer 1 Counter High-Byte Register (T1CNTH)
F6H, Set 1, R
.7
.6
.5
.4
.3
.2
.1
.0
MSB
LSB
Reset Value : 00H
Timer 1 Data High-Byte Register (T1DATAH)
F8H, Set 1, R/W
.7
.6
.5
.4
.3
.2
.1
.0
MSB
LSB
Reset Value : FFh
Timer 1 Data Low-Byte Register (T1DATAL)
F9H, Set 1, R/W
.7
.6
.5
.4
.3
.2
.1
.0
MSB
LSB
Reset Value : FFh
Figure 11-4. Timer 1 Registers