S3C80A5B
INTERRUPT STRUCTURE
5-13
Interrupt Priority Register (IPR)
FFH, Set 1, Bank 0, R/W
.7
.6
.5
.4
.3
.2
.1
.0
MSB
LSB
Group A
0 = IRQ0 > IRQ1
1 = IRQ1 > IRQ0
Subgroup B
(note)
0 = IRQ4
1 = IRQ4
Group C
(note)
0 = IRQ6, IRQ7
1 = IRQ6, IRQ7
Subgroup C
0 = IRQ6 > IRQ7
1 = IRQ7 > IRQ6
Group B
(note)
0 = IRQ4
1 = IRQ4
Group priority:
0 0 0
0 0 1
0 1 0
0 1 1
1 0 0
1 0 1
1 1 0
1 1 1
=
Undefined
= B > C > A
= A > B > C
= B > A > C
= C > A > B
= C > B > A
= A > C > B
=
Undefined
D7 D4 D1
NOTE:
In this device interrupt structure, only levels IRQ0, IRQ1, IRQ4, IRQ6-IRQ7
are used. Settings for group/subgroup B, which control relative priorities for
levels IRQ2, IRQ3 and IRQ5, are therefore not evaluated.
Figure 5-8. Interrupt Priority Register (IPR)