![PLX Technology PEX 8618 Quick Start Manual Download Page 18](http://html1.mh-extra.com/html/plx-technology/pex-8618/pex-8618_quick-start-manual_1569172018.webp)
5 JTAG Interface
The PEX 8618 supports a five-ball JTAG Boundary Scan interface. The JTAG interface consists of the following
signals:
JTAG_TCK
JTAG_TMS
JTAG_TDI
JTAG_TDO
JTAG_TRST#
At the board level, pull JTAG_TDI, JTAG_TMS, and JTAG_TCK up to 2.5V with 1-kohm to 5-kohm resistors. Pull
JTAG_TRST# down to VSS with a 1-kohm to 5-kohm resistor. Because the PEX 8618 JTAG clock frequency can
be as high as 25 MHz, a 15-ohm series terminator can be added to TCK, TDI, and TDO, to improve signal quality.
illustrates a generic JTAG interconnection.
Figure 13. JTAG Interface Block Diagram
PEX 8618 Quick Start Hardware Design Guide – Version 1.2
Copyright © 2009 by PLX Technology, Inc. All rights reserved.
13