© Koninklijke Philips Electronics N.V. 2006. All rights reserved.
User manual
Rev. 01 — 12 January 2006
167
Philips Semiconductors
UM10161
Volume 1
Chapter 13: SSP
13.3 Bus description
13.3.1 Texas
Instruments
Synchronous Serial (SSI) frame format
show the 4-wire Texas Instruments synchronous serial frame format supported
by the SSP module.
SSEL1
I/O
SSEL
FS
CS
Slave Select/Frame Sync/Chip Select.
When the SSP is a
bus master, it drives this signal from shortly before the start
of serial data, to shortly after the end of serial data, to signify
a data transfer as appropriate for the selected bus and
mode. When the SSP is a bus slave, this signal qualifies the
presence of data from the Master, according to the protocol
in use. When there is just one bus master and one bus
slave, the Frame Sync or Slave Select signal from the
Master can be connected directly to the slave’s
corresponding input. When there is more than one slave on
the bus, further qualification of their Frame Select/Slave
Select inputs will typically be necessary to prevent more
than one slave from responding to a transfer.
MISO1
I/O
MISO
DR(M)
DX(S)
SI(M)
SO(S)
Master In Slave Out.
The MISO signal transfers serial data
from the slave to the master. When the SSP is a slave, serial
data is output on this signal. When the SSP is a master, it
clocks in serial data from this signal. When the SSP is a
slave and is not selected by SSEL, it does not drive this
signal (leaves it in HIGH impedance state).
MOSI1
I/O
MOSI
DX(M)
DR(S)
SO(M)
SI(S)
Master Out Slave In.
The MOSI signal transfers serial data
from the master to the slave. When the SSP is a master, it
outputs serial data on this signal. When the SSP is a slave, it
clocks in serial data from this signal.
Table 146: SSP pin descriptions
Pin Name
Type
Interface pin name/function
Pin Description
SPI
SSI
Microwire