µ
PD754144, 754244
24
Data Sheet U10040EJ2V1DS
Figure 7-4. Timer Counter (Channel 0) Block Diagram
Note
Instruction execution
Caution When setting data to TM0, be sure to set bits 0 and 1 to 0.
–
TM06
f
x
/2
4
f
x
/2
6
f
x
/2
8
f
x
/2
10
TM05 TM04 TM03 TM02
0
0
TM0
Match
SET1
Note
8
8
8
MPX
From clock
generator
Timer operation start
CP
Clear
Count register (8)
T0
8
8
Comparator (8)
Modulo register (8)
TMOD0
TOUT
F/F
Reset
TOE0
PORT3.0
PMGA bit 0
T0
enable flag
P30
Output latch
Port 3
input/output
mode
Output buffer
P30/PTO0
INTT0
IRQT0
set signal
RESET
IRQT0
clear signal
Internal bus
*