![background image](http://html1.mh-extra.com/html/national-instruments/pcie-5774/pcie-5774_getting-started-manual_3592844012.webp)
Figure 6. Carrier Block Diagram (KU060)
DIO Connector
(Front Panel)
Adapter Module
Connector
+5 V
+1.8 V
+12 V
GPIO
Configuration, GPIO
MGTs
Reference Clock
Power Supplies
Flash
FPGA
Triggers
Clk 100
Gen3 x8 PCIe
+12 V, +3.3 V
+12 V
Clk 10
Module Clocking
Synchronization
PLL
DRAM Bank 0
(2 GB)
DRAM Bank 1
(2 GB)
Synchronization
Connector
PCIe
Connectors
MGTs
The following figure shows a block diagram of the I/O portion of the PCIe-5774.
12
|
ni.com
|
PCIe-5774 Getting Started Guide