
Table 24. Register Table (continued)
REGISTER
ADDRESS
BITS
NAME
VALUE
FUNCTION
DEFAULT
VALUE
0x0D
D7
SETGPO
0
Set GPO to output low
0
1
Set GPO to output high
D6
INVVSYNC
0
Do not invert VSYNC input
0
1
Invert VSYNC input
D5
INVHSYNC
0
Do not invert HSYNC input
0
1
Invert HSYNC input
D4
DISRES
0
RES bit transmitted to deserializer
0
1
CNTL1 transmitted to deserializer
D[3:0] SKEWADJ
0000
Adjust X7PLL clock skew +50ps
1111
0001
Adjust X7PLL clock skew +100ps
0010
Adjust X7PLL clock skew +200ps
0011
Adjust X7PLL clock skew +250ps
0100
Adjust X7PLL clock skew +300ps
0101
Adjust X7PLL clock skew +350ps
0110
Adjust X7PLL clock skew +400ps
0111
Do not use
1000
Adjust X7PLL clock skew -50ps
1001
Adjust X7PLL clock skew -100ps
1010
Adjust X7PLL clock skew -200ps
1011
Adjust X7PLL clock skew -250ps
1100
Adjust X7PLL clock skew -300ps
1101
Adjust X7PLL clock skew -350ps
1110
Adjust X7PLL clock skew -400ps
1111
Do not Adjust X7PLL clock skew
0x0E
D7
INVDE
0
Do not invert DE input
0
1
Invert DE input
D[6:0] —
0000010
Reserved
0000010
0x0F
D[7:1]
I2CSRCA
XXXXXXX
I
2
C address translator source A
0000000
D0
—
0
Reserved
0
0x10
D[7:1]
I2CDSTA
XXXXXXX
I
2
C address translator destination A
0000000
D0
—
0
Reserved
0
0x11
D[7:1]
I2CSRCB
XXXXXXX
I
2
C address translator source B
0000000
D0
—
0
Reserved
0
0x12
D[7:1]
I2CDSTB
XXXXXXX
I
2
C address translator destination B
0000000
D0
—
0
Reserved
0
MAX9277/MAX9281
3.12Gbps GMSL Serializers for Coax or
STP Output Drive and LVDS Input
www.maximintegrated.com
Maxim Integrated │
65