3. TECHNICAL BRIEF
- 29 -
3.4.2 AD6527B Architecture
The internal architecture of AD6527B is shown above Figure 3-7. AD6527 regroups three main subsystems
connected together through a dynamic and flexible communication bus network. It also includes onboard
system RAM (SRAM) and interfaces with external Flash Memory, Baseband converter functions, and
terminal functions like MMI, SIM and Universal System Connector (USC).
The Digital Signal Processing (DSP) subsystem primarily hosts all the speech processing, channel
equalization and channel codec functions. The code used to implement such functions can be stored in
external Flash Memory and dynamically downloaded on demand into the DSP’s program RAM and
Instruction Cache.
The micro-controller subsystem supports all the GSM terminal software, including the layer 1, 2 and 3 of the
GSM protocol stack, the MMI, and applications software such as data services, test and maintenance. It is
tightly associated with on-chip system SRAM and also includes boot ROM memory with a small dedicated
routine to facilitate the initialization of the external Flash Memory via code download using the on-chip serial
interface to the external Flash Memory interface.
The peripheral subsystem is composed of system peripherals such as interrupt controller, real time clock,
watch dog timer, power management and a timing and control module. It also includes peripheral interfaces
to the terminal functions: keyboard, battery supervision, radio and display. Both the DSP and the MCU can
access the peripheral subsystem via the peripheral bus (PBUS).
For program and data storage, both the MCU subsystem and the DSP subsystem can access the on chip
system SRAM and external memory such Flash Memory. The access to the SRAM module is made through
the RAM Bus (RBUS) under the control of the bus arbitration logic. Similarly, access to the Flash Memory is
through the parallel External Bus (EBUS).
Figure 3-7. AD6527B Architecture
AD6527/AD6527B
AD6535
Audio Baseband
and Power
Management
DSP
SRAM
FLASH
MMI
USC
Peripheral
RF-Control
Subsystem
Subsystem
Subsystem
(ARM7TDMI
®
)
DMA and BUS
ARBITRATION
Serial Link
DSP BUS
RBUS IM
EBUS
PBUS
SBUS
MUC
Summary of Contents for M6100
Page 1: ...Date February 2006 Issue 1 0 Service Manual Model M6100 Service Manual M6100 ...
Page 3: ... 4 ...
Page 15: ...3 TECHNICAL BRIEF 16 Figure 3 1 SKY74400 FUNCTIONAL BLOCK DIAGRAM ...
Page 40: ...3 TECHNICAL BRIEF 41 3 7 CAMERA IC AIT813 U701 Figure 3 18 AIT813 APPLICATION BLOCKDIAGRAM ...
Page 42: ...3 TECHNICAL BRIEF 43 3 8 MIDI IC YMU787 U708 Figure 3 20 YMU787 BLOCKDIAGRAM ...
Page 63: ...4 2 TX Trouble 4 TROUBLE SHOOTING 64 SKY74400 FEM 13Mhz OSCILLATOR TEST POINT Figure 4 2 ...
Page 98: ...4 TROUBLE SHOOTING 99 4 16 Camera and Flash Trouble Camera Module CN802 U704 U705 Figure 4 17 ...
Page 109: ... 110 ...
Page 119: ... 120 8 PCB LAYOUT ...
Page 120: ... 121 8 PCB LAYOUT ...
Page 121: ... 122 8 PCB LAYOUT ...
Page 122: ... 123 8 PCB LAYOUT ...
Page 123: ... 124 ...
Page 131: ...10 STAND ALONE TEST 132 Figure 10 2 HW test setting Figure 10 3 Ramping profile ...
Page 137: ... 138 ...
Page 159: ...Note ...
Page 160: ...Note ...