
Introduction
STEL-2176
4
User Manual
Pin No.
Pin Name
Pin Type
Pin Description
18
ADDATA[8]
Bi-directional
Bypass/test ADC/DAC
19
ADDATA[7]
Bi-directional
Bypass/test ADC/DAC
20
ADDATA[6]
Bi-directional
Bypass/test ADC/DAC
21
ADDATA[5]
Bi-directional
Bypass/test ADC/DAC
22
VDD
Power
23
ADDATA[4]
Bi-directional
Bypass/test ADC/DAC
24
ADDATA[3]
Bi-directional
Bypass/test ADC/DAC
25
ADDATA[2]
Bi-directional
Bypass/test ADC/DAC
26
ADDATA[1]
Bi-directional
Bypass/test ADC/DAC
27
ADDATA[0]
Bi-directional
Bypass/test ADC/DAC
28
VSS
Ground
29
RXAGCOUTB
Output
AGC output B
30
RXAGCOUTA
Output
AGC output A
31
VDD5
Power
3.3V or 5V for AGC pins 29 & 30
32
V3OP
Input
Must set high if pin 31 is 3.3V or low if pin 31 is 5V
33
VSS
Ground
34
IC
Internal connection - leave open
35
SO
Output
SPI data out
36
VDD
Power
37
SI
Input
SPI data in
38
SCK
Input
SPI clock
39
VSS
Ground
40
ADDR[7]
Input
Control/Status register parallel address bus
41
ADDR[6]
Input
Control/Status register parallel address bus
42
ADDR[5]
Input
Control/Status register parallel address bus
43
ADDR[4]
Input
Control/Status register parallel address bus
44
VDD
Power
45
ADDR[3]
Input
Control/Status register parallel address bus
46
ADDR[2]
Input
Control/Status register parallel address bus
47
ADDR[1]
Input
Control/Status register parallel address bus
48
ADDR[0]
Input
Control/Status register parallel address bus
49
VSS
Ground
50
INTSEL[1]
Input
Serial/parallel inter. sel.: 00=parallel, 01=SPI (serial)
51
INTSEL[0]
Input
Serial/parallel interface select: 10=reserved, 11=res.
52
VDD
Power
53
VSS
Ground
54
CS
Input
Control/Status register chip select (active low)
55
WRB
Input
Control/Status register read/write (low=write)
56
DSB
Input
Control/Status register data strobe signal (active low)
57
VDD
Power
58
ENCLKOUT
Input
Enables output pins 11 & 102
59
VSS
Ground
60
DATA[7]
Bi-directional
Control/Status register parallel data in/out
61
DATA[6]
Bi-directional
Control/Status register parallel data in/out
62
DATA[5]
Bi-directional
Control/Status register parallel data in/out
63
DATA[4]
Bi-directional
Control/Status register parallel data in/out
64
VDD
Power
65
DATA[3]
Bi-directional
Control/Status register parallel data in/out
66
DATA[2]
Bi-directional
Control/Status register parallel data in/out
67
DATA[1]
Bi-directional
Control/Status register parallel data in/out
68
DATA[0]
Bi-directional
Control/Status register parallel data in/out
69
VSS
Ground
70
RXRESCLK
Output
FEC test clock output (8 times RX symbol rate)
71
VDD
Power
72
RXTSTDOUT[9]
Output
Test mux output
73
RXTSTDOUT[8]
Output
Test mux output
74
RXTSTDOUT[7]
Output
Test mux output
75
RXTSTDOUT[6]
Output
Test mux output