Signal Description
64
Datasheet, Volume 1
6.3
Reset and Miscellaneous Signals
Notes:
1.
PCIe bifurcation support varies with the processor and PCH SKUs used.
Table 6-5.
Reset and Miscellaneous Signals
Signal Name
Description
Direction/
Buffer Type
CFG[17:0]
Configuration Signals:
The CFG signals have a default value of '1' if not
terminated on the board.
• CFG[1:0]:
Reserved configuration lane. A test point may be placed on
the board for this lane.
• CFG[2]:
PCI Express* Static x16 Lane Numbering Reversal
— 1 = Normal operation
— 0 = Lane numbers reversed
• CFG[3]:
Reserved
• CFG[4]:
Reserved configuration lane. A test point may be placed on
the board for this lane.
•
CFG[6:5]:
PCI Express Bifurcation
Note1
— 00 = 1 x8, 2 x4 PCI Express
— 01 = Reserved
— 10 = 2 x8 PCI Express
— 11 = 1 x16 PCI Express
•
CFG[17:7]:
Reserved configuration lanes. A test point may be placed
on the board for these lands.
I
CMOS
FC_x
FC signals are signals that are available for compatibility with other
processors. A test point may be placed on the board for these lands.
PM_SYNC
Power Management Sync
: A sideband signal to communicate power
management status from the platform to the processor.
I
CMOS
RESET#
Platform Reset pin driven by the PCH
I
CMOS
RSVD
RSVD_NCTF
RESERVED:
All signals that are RSVD and RSVD_NCTF must be left
unconnected on the board.
No Connect
Non-Critical
to Function
SM_DRAMRST#
DDR3 DRAM Reset:
Reset signal from processor to DRAM devices. One
common to all channels.
O
CMOS
Summary of Contents for BX80623I32100
Page 34: ...Interfaces 34 Datasheet Volume 1...
Page 42: ...Technologies 42 Datasheet Volume 1...
Page 58: ...Power Management 58 Datasheet Volume 1...
Page 60: ...Thermal Management 60 Datasheet Volume 1...
Page 70: ...Signal Description 70 Datasheet Volume 1...
Page 88: ...Electrical Specifications 88 Datasheet Volume 1...
Page 108: ...Processor Pin and Signal Information 108 Datasheet Volume 1...