8
COM Express® Carrier Board Design Guide
2.2 PEG (PCI Express Graphics)
Table 1:
PEG Signal Definitions
Signal
Pin#
Description
I/O
Remarks
PEG_RX0-
C52
C53
PEG channel 0, Receive
Input differential pair.
I PCIE
Type 2
SDVO_
Shared with: SDVO_TVCLKIN-
PEG_TX0-
D52
D53
PEG channel 0, Transmit
Output differential pair.
O PCIE Type 2
SD
Shared with: SDVOB_RED-
PEG_RX1-
C55
C56
PEG channel 1, Receive
Input differential pair.
I PCIE
Type 2
SD
Shared with: SDVOB_INT-
PEG_TX1-
D55
D56
PEG channel 1, Transmit
Output differential pair.
O PCIE Type 2
SD
Shared with: SDVOB_GRN-
PEG_RX2-
C58
C59
PEG channel 2, Receive
Input differential pair.
I PCIE
Type 2
SDVO_F
Shared with: SDVO_FLDSTALL-
PEG_TX2-
D58
D59
PEG channel 2, Transmit
Output differential pair.
O PCIE Type 2
SD
Shared with: SDVOB_BLU-
PEG_RX3-
C61
C62
PEG channel 3, Receive
Input differential pair.
I PCIE
PEG_TX3-
D61
D62
PEG channel 3, Transmit
Output differential pair.
O PCIE Type 2
S
Shared with: SDVOB_CK-
PEG_RX4-
C65
C66
PEG channel 4, Receive
Input differential pair.
I PCIE
PEG_TX4-
D65
D66
PEG channel 4, Transmit
Output differential pair.
O PCIE Type 2
SD
Shared with: SDVOC_RED-
PEG_RX5-
C68
C69
PEG channel 5, Receive
Input differential pair.
I PCIE
Type 2
SD
Shared with: SDVOC_INT-
PEG_TX5-
D68
D69
PEG channel 5, Transmit
Output differential pair.
O PCIE Type 2
SD
Shared with: SDVOC_GRN-
PEG_RX6-
C71
C72
PEG channel 6, Receive
Input differential pair.
I PCIE
PEG_TX6-
D71
D72
PEG channel 6, Transmit
Output differential pair.
O PCIE Type 2
SD
Shared with SDVOC_BLU-
PEG_RX7-
C74
C75
PEG channel 7, Receive
Input differential pair.
I PCIE
PEG_TX7-
D74
D75
PEG channel 7, Transmit
Output differential pair.
O PCIE Type 2
S
Shared with SDVOC_CK-
PEG_RX8-
C78
C79
PEG channel 8, Receive
Input differential pair.
I PCIE
PEG_TX8-
D78
D79
PEG channel 8, Transmit
Output differential pair.
O PCIE
PEG_RX9-
C81
C82
PEG channel 9, Receive
Input differential pair.
I PCIE
PEG_TX9-
D81
D82
PEG channel 9,
Transmit Output
O PCIE
P
PEG_RX10-
C85
C86
PEG channel 10,
Receive Input differential
I PCIE
P
PEG_TX10-
D85
D86
PEG channel 10,
Transmit Output
O PCIE
P
PEG_RX11-
C88
C89
PEG channel 11,
Receive Input differential
I PCIE
P
PEG_TX11-
D88
D89
PEG channel 11,
Transmit Output
O PCIE
Summary of Contents for ET976
Page 1: ...COM EXPRESS CARRIER BOARD DESIGN GUIDE Version 1 0 January 2022...
Page 11: ...COM Express Carrier Board Design Guide 5 Figure 3 PCI Express x4 Slot Example...
Page 12: ...6 COM Express Carrier Board Design Guide Figure 4 PCIe Mini Card Reference Circuitry...
Page 19: ...COM Express Carrier Board Design Guide 13 Figure 7 HDMI Example 1...
Page 20: ...14 COM Express Carrier Board Design Guide Figure 7 HDMI Example 2...
Page 21: ...COM Express Carrier Board Design Guide 15 Figure 8 DVI Example 1...
Page 22: ...16 COM Express Carrier Board Design Guide Figure 8 DVI Example 2...
Page 31: ...COM Express Carrier Board Design Guide 25 Figure 12 USB 3 0 Example 2...
Page 37: ...COM Express Carrier Board Design Guide 31 Figure 14 LVDS Reference Schematic 2...
Page 44: ...38 COM Express Carrier Board Design Guide Figure 16 VGA Reference Schematics 2...
Page 48: ...42 COM Express Carrier Board Design Guide Figure 18 HDA Example Schematic 2...
Page 52: ...46 COM Express Carrier Board Design Guide Figure 19 LPC Super I O Example 2...
Page 61: ...COM Express Carrier Board Design Guide 55 Figure 24 General Purpose Serial Port Example 2...
Page 70: ...64 COM Express Carrier Board Design Guide Figure 28 PWRBTN and SYS_RESET Circuitry...
Page 84: ...78 COM Express Carrier Board Design Guide Chapter 4 Carrier Board PCB Layout Guidelines...