3 Development Board Circuit
3.7 LVDS interfaces
DBUG385-1.1E
16(23)
Figure 3-7 LVDS RX Interface
1
3
5
7
9
2
4
6
8
10
11
13
15
17
19
12
14
16
18
20
LVDS_A1_P
LVDS_A2_P
LVDS_A3_P
LVDS_A4_P
LVDS_A5_P
LVDS_A1_N
LVDS_A2_N
LVDS_A3_N
LVDS_A4_N
LVDS_A5_N
J11
LVDS_A1_P
LVDS_A2_P
LVDS_A3_P
LVDS_A4_P
LVDS_A5_P
LVDS_A1_N
LVDS_A2_N
LVDS_A3_N
LVDS_A4_N
LVDS_A5_N
3.7.2
Pinout
Table 3-5 LVDS TX Interface Pinout
Pin No.
Signal Name FPGA Pin No. BANK I/O
Description
1
LVDS_B1_P K14
1
2.5V
Differential Channel 1+
2
LVDS_B1_N K15
1
2.5V
Differential Channel 1-
5
LVDS_B2_P L16
1
2.5V
Differential Channel 2+
6
LVDS_B2_N L14
1
2.5V
Differential Channel 2-
9
LVDS_B3_P N16
1
2.5V
Differential Channel 3+
10
LVDS_B3_N N14
1
2.5V
Differential Channel 3-
13
LVDS_B4_P N15
1
2.5V
Differential Channel 4+
14
LVDS_B4_N P16
1
2.5V
Differential Channel 4-
17
LVDS_B5_P P15
1
2.5V
Differential Channel 5+
18
LVDS_B5_N R16
1
2.5V
Differential Channel 5-
For the V2.0 development board, J13 needs to be set as 2.5V when
LVDS is used.
Table 3-6 LVDS RX Interface Pinout
Pin No.
Signal Name FPGA Pin No. BANK I/O
Description
1
LVDS_A1_P D16
0
2.5V
Differential Channel 1+
2
LVDS_A1_N E14
0
2.5V
Differential Channel 1-
5
LVDS_A2_P E16
0
2.5V
Differential Channel 2+
6
LVDS_A2_N F15
0
2.5V
Differential Channel 2-
9
LVDS_A3_P G16
0
2.5V
Differential Channel 3+
10
LVDS_A3_N H15
0
2.5V
Differential Channel 3-
13
LVDS_A4_P H14
0
2.5V
Differential Channel 4+