3Development Board Circuit
3.12Switch
DBUG354-1.0E
29
(
30
)
Figure 3-15 GPIO Circuit
SW1
E9
SW2
E8
SW3
C7
SW4
D7
1.5V
3.12.2
Pins Distribution
Table 3-13 Pins Distribution of the Switch Module
Signal Name
FPGA Pin No. BANK
I/O
Description
SW1
E9
6
1.5V
Slide Switch1
SW2
E8
6
1.5V
Slide Switch2
SW3
C7
6
1.5V
Slide Switch3
SW4
D7
6
1.5V
Slide Switch4