3Development Board Circuit
3.10LED
DBUG354-1.0E
26
(
30
)
Pins Number Signal Name FPGA Pin No.
BANK
I/O
Description
15
H_A_IO13
E10
7
3.3V / 2.5V / 1.2V
General I/O
16
H_A_IO14
C9
7
3.3V / 2.5V / 1.2V
General I/O
17
H_A_IO15
A9
7
3.3V / 2.5V / 1.2V
General I/O
18
H_A_IO16
F10
7
3.3V / 2.5V / 1.2V
General I/O
Table 3-10 30pin Interface Pins Distribution
Pins Number
Signal Name
FPGA Pin No.
BANK
I/O
Description
5
H_GPIO_01
M14
1
2.5V
General I/O
6
H_GPIO_02
K12
1
2.5V
General I/O
7
H_GPIO_03
J13
0
2.5V
General I/O
8
H_GPIO_04
H13
0
2.5V
General I/O
9
H_GPIO_05
G13
0
2.5V
General I/O
10
H_GPIO_06
L13
1
2.5V
General I/O
11
H_GPIO_07
L15
0
2.5V
General I/O
12
H_GPIO_08
M15
1
2.5V
General I/O
13
H_GPIO_09
J16
0
2.5V
General I/O
14
H_GPIO_10
L12
1
2.5V
General I/O
15
H_GPIO_11
K13
1
2.5V
General I/O
16
H_GPIO_12
K11
1
2.5V
General I/O
17
H_GPIO_13
J11
1
2.5V
General I/O
18
H_GPIO_14
J14
0
2.5V
General I/O
19
H_GPIO_15
J12
0
2.5V
General I/O
20
H_GPIO_16
G15
0
2.5V
General I/O
21
H_GPIO_17
E15
1
2.5V
General I/O
22
H_GPIO_18
C16
0
2.5V
General I/O
23
H_GPIO_19
D15
0
2.5V
General I/O
24
H_GPIO_20
D14
1
2.5V
General I/O
25
H_GPIO_21
G14
0
2.5V
General I/O
26
H_GPIO_22
H12
0
2.5V
General I/O
27
H_GPIO_23
F12
0
2.5V
General I/O
28
H_GPIO_24
G11
0
2.5V
General I/O
Note
!
For the V2.0 development board, the BANK0 voltage and BANK1 voltage can be set as
3.3V or 2.5V using J13.
3.10
LED