3Development Board Circuit
3.8SD Card
DBUG354-1.0E
22
(
30
)
3.7.2
Pins Distribution
Table 3-7 LVDS TX Interface Pins Distribution
Pins Number
Signal Name
FPGA Pin No.
BANK
I/O
Description
1
LVDS_B1_P
K14
1
2.5V
Differential Channel 1+
2
LVDS_B1_N
K15
1
2.5V
Differential Channel 1-
5
LVDS_B2_P
L16
1
2.5V
Differential Channel 2+
6
LVDS_B2_N
L14
1
2.5V
Differential Channel 2-
9
LVDS_B3_P
N16
1
2.5V
Differential Channel 3+
10
LVDS_B3_N
N14
1
2.5V
Differential Channel 3-
13
LVDS_B4_P
N15
1
2.5V
Differential Channel 4+
14
LVDS_B4_N
P16
1
2.5V
Differential Channel 4-
17
LVDS_B5_P
P15
1
2.5V
Differential Channel 5+
18
LVDS_B5_N
R16
1
2.5V
Differential Channel 5-
For the V2.0 development board, J13 needs to be set as 2.5V when
LVDS is used.
Table 3-8 LVDS RX Interface Pins Distribution
Pins Number
Signal Name FPGA Pin No. BANK
I/O
Description
1
LVDS_A1_P D16
0
2.5V
Differential Channel 1+
2
LVDS_A1_N E14
0
2.5V
Differential Channel 1-
5
LVDS_A2_P E16
0
2.5V
Differential Channel 2+
6
LVDS_A2_N F15
0
2.5V
Differential Channel 2-
9
LVDS_A3_P G16
0
2.5V
Differential Channel 3+
10
LVDS_A3_N H15
0
2.5V
Differential Channel 3-
13
LVDS_A4_P H14
0
2.5V
Differential Channel 4+
14
LVDS_A4_N H16
0
2.5V
Differential Channel 4-
17
LVDS_A5_P J15
0
2.5V
Differential Channel 5+
18
LVDS_A5_N K16
0
2.5V
Differential Channel 5-
For the V2.0 development board, J13 needs to be set as 2.5V when
LVDS is used.
3.8
SD Card
3.8.1
Introduction
The SD card slot on the board is the push-push type with eight