Embedian, Inc.
66
SMARC-iMX8MM Computer on Module User’s Manual
v. 1.2
SMARC
‐
iMX8MM
supports
two
I2S
instances
(I2S0
and
I2S2).
I2S
interface
signals
are
exposed
on
the
SMARC
‐
iMX8MM
golden
finger
edge
connector
as
shown
below:
NXP
i.MX8M
Mini
CPU
SMARC
‐
iMX8MM
Edge
Golden
Finger
Net
Names
Note
Ball
Mode
Pin
Name
Pin
#
Pin
Name
AD19
ALT0
SAI2_MCLK__
SAI2_MCLK
S38
AUDIO_MCK
AUD_MCLK
Master
clock
output
to
Audio
codecs
I2S0
interface
AD23
ALT0
SAI2_TXFS__
SAI2_TX_SYNC
S39
I2S0_LRCK
I2S0_LRCK
Left&
Right
audio
synchronization
clock
AC22
ALT0
SAI2_TXD0__
SAI2_TX_DATA0
S40
I2S0_SDOUT
I2S0_SDOUT
Digital
audio
Output
AC24
ALT0
SAI2_RXD0__
SAI2_RX_DATA0
S41
I2S0_SDIN
I2S0_SDIN
Digital
audio
Input
AD22
ALT0
SAI2_TXC__
SAI2_TX_BCLK
S42
I2S0_CK
I2S0_CK
Digital
audio
clock
I2S2
interface
AG8
ALT0
SAI3_RXFS__
SAI3_RX_SYNC
S50
HDA_SYNC/
I2S2_LRCK
I2S2_LRCK
Left&
Right
audio
synchronization
clock
AF6
ALT0
SAI3_TXD__
SAI3_TX_DATA0
S51
HDA_SDO/
I2S2_SDOUT
I2S2_SDOUT
Digital
audio
Output
AF7
ALT0
SAI3_RXD__
SAI3_RX_DATA0
S52
HDA_SDI/
I2S2_SDIN
I2S2_SDIN
Digital
audio
Input
AG7
ALT0
SAI3_RXC__
SAI3_RX_BCLK
S53
HAD_CK/
I2S2_CK
I2S2_CK
Digital
audio
clock