![Data Translation DT9840 Series User Manual Download Page 60](http://html.mh-extra.com/html/data-translation/dt9840-series/dt9840-series_user-manual_511263060.webp)
Chapter 2
60
Bit 25 of the Hardware and Control Status register described in
, is set if the
data in the input latch has not been updated on the next D/A clock. This will be 10
μ
s at the
fastest clock rate. The error bit must be cleared by the host.
describes the D/A data address map.
Table 11: D/A Data Address Map
Address
Register Description
Type
0xB0008000
D/A Data 0 above physical memory.
W
0xB0008004
D/A Data 1 above physical memory.
W
0xB0008008
Reserved zeros, digital port 2
a
, digital port 1, digital port 0
a. For the DT9841-VIB module, bit 0 of digital port 2 is used as the SCL clock and bit 1 of digital port
2 is used as the SDA data output; the remaining bits (2-7) of digital port 2 are reserved. See
for more information.
W
Summary of Contents for DT9840 Series
Page 1: ...DT9840 Series UM 19197 T User s Manual Title Page ...
Page 4: ......
Page 44: ...Chapter 1 44 ...
Page 76: ...Chapter 2 76 ...
Page 98: ...Appendix A 98 ...
Page 124: ...Appendix B 124 ...