![Data Translation DT9840 Series User Manual Download Page 51](http://html.mh-extra.com/html/data-translation/dt9840-series/dt9840-series_user-manual_511263051.webp)
Register Description
51
Calibration and Setup
The Calibration and Setup register, described in
, is located at address 0xB0000004.
Address 0xB0000001 is the control register for the Xicor potentiometers, bias return resistors,
and Scalable Bus termination resistors. The register select is CE3, described in
, and requires a clock divider of four (40 ns).
Table 6: Calibration and Setup Register (Address 0xB0000004)
Bit
Register Description
a
Type
0 to 13
Reserved
R
14
When 1, sets the module for IEPE operation; streaming writes to DIO port
2 are disabled.
When 0, sets the module for normal operation; streaming writes to DIO
port 2 are enabled.
R/W
15
For the DT9841, DT9841E, and DT9841-VIB when 1, sets the DAC
voltage range to ±2.5 V; when 0, sets the DAC voltage range to ±10 V.
For the DT9842/2 and DT9842/8, this bit is reserved. The DAC voltage
range is always ±10 V.
R/W
16
When 1, enables writing to the digital ports under DMA mode; when 0,
disables writing to the digital ports under DMA mode.
R/W
17
When 1, the USB cable is connected; when 0, the USB cable is not
connected.
R
18
DSP heartbeat signal readable by the USB interface without having to go
through the host port interface. This bit is toggled by the DSP program to
indicate the program is running.
R/W
19
Data input bit for the Xicor potentiometer (see also bit 31).
R
20
When 1, enables the chip that controls the A/D 1 k
Ω
termination resistors
(see bits 26 and 27). When 0, disables the chip that controls the A/D
termination resistors.
R/W
21
For the DT9841, DT9841E, and DT9841-VIB, data from the D/A (MDO
line). For the DT9842/2 and DT9842/8, this bit is reserved.
R/W
22
For the DT9841, DT9841E, and DT9841-VIB, data to the D/A (MDI line).
For the DT9842/2 and DT9842/8, this bit is reserved.
R/W
23
For the DT9841, DT9841E, and DT9841-VIB, clock for the D/A (MC line).
For the DT9842/2 and DT9842/8, this bit is reserved.
R/W
24
For the DT9841, DT9841E, and DT9841-VIB, select for the D/A (ML line).
For the DT9842/2 and DT9842/8, this bit is reserved.
R/W
25
When 1, enables the Scalable Bus 100
Ω
termination resistors; write to
address 0xB000000C. When 0, disables the Scalable Bus 100
Ω
termination resistors.
R/W
26
b
Data bit for the chip that controls the 1 k
Ω
termination resistors on the A/D
inputs (see bits 20 and 27).
R/W
Summary of Contents for DT9840 Series
Page 1: ...DT9840 Series UM 19197 T User s Manual Title Page ...
Page 4: ......
Page 44: ...Chapter 1 44 ...
Page 76: ...Chapter 2 76 ...
Page 98: ...Appendix A 98 ...
Page 124: ...Appendix B 124 ...