I.L. 29-8858
9.0 REFERENCES
9.1 Digitrip RMS Trip Assemblies
I . L. 29-885
I nstructions for Digitrip AMS 51 0 Trip Unit
I . L. 29-886
I . L. 29-888
I nstructions for Digitrip AMS 61 0 Trip Unit
Instructions for Digitrip AMS 81 0 Trip Unit
9.2 Type OS Low-Voltage AC Power Circuit Breakers
I.B. 33-790-1
I nstructions for Low-Voltage Power Circuit
Breakers Types OS and DSL
I.B. 33-790-1
AD 32-870
SC-561 9-93
SC-5620-93
SC-5621 -93
508B508
Supplement B to Digitrip AMS Trip Units
Typical Time-Current Characteristic Curves
for Types OS and DSL Circuit Breakers
Instantaneous (I)
Long Delay and Short Delay (LS)
Ground (G)
Connection Diagram for Type OS Circuit
Breakers
9.3 Type SPB Systems Pow-A Breakers
I. L. 29-801
Instruction for the Systems Pow-A Breaker
and Drawout Mechanism
I . L. 29-849
AD 29-863
SC-5623-93
SC-5624-93
SC-5625-93
I.S. 1 5545
Supplementary Instructions for the Sys
tems Pow- A Breaker used with the Digitrip
AMS Trip Units
Typical Time-Current Characteristic Curves
for Type SPB Systems Pow-A Breaker
I nstantaneous (I)
Long Delay and Short Delay (LS)
Ground (G)
SPB Master Connection Diagram
9.4 Series
c®
A-Frame Molded Case Circuit Breakers
29C1 06
29C1 07
29C7 1 3
A D 29- 1 67A
SC-5626-93
SC-5627-93
SC-5628-93
Effective May 1 997
Frame Book
Frame I nstruction Leaflet
Supplementary Instructions for Series
c®
A-Frame used with the Digitrip AMS Trip
Units
Typical Time-Current Characteristic Curves
for A- Frame Circuit Breakers
Instantaneous (I)
Long Delay and Short Delay (LS)
Ground (G)
Page 1 5
I . L. 29C71 4
Master Connection Diagram for Series
c®
A-Frame Circuit Breaker
APPENDIX A ZONE INTERLOCKING
Assume
a ground fault of 2000 Amperes occurs and
refer to Fig A. 1 .
CAS E 1 : There is no Zone S elective Interlocking.
(standard time delay coordination is used)
Fault 3
The branch breaker will trip clearing the fault in
0.1 s.
Fault 2
The feeder breaker will trip clearing the fault in
0.3 s.
Fault 1
The breaker will trip clearing the fault in 0.5 s.
CAS E 2: There is Zone S elective Interlocking
Fault 3
The branch breaker trip u nit will initiate the trip in
0.03 s to clear the fault and Z3 will send an inter
locking signal to the Z2 trip unit; and Z2 will send
an interlocking signal to Z1 .
Z1 and Z2 trip units will begin to time out, and in
the event that the branch breaker Z3 would not
clear the fau lt, the feeder breaker Z2 will clear the
fault in 0.3 s (as above). Similarly, in the event that
the feeder breaker Z2 would not clear the fault, the
main breaker Z1 will clear the fault in 0.5 s (as
above).
Fault 2
The feeder breaker trip unit will initiate the trip in
0.03 s to clear the fault; and Z2 will send an inter
locking signal to the Z1 trip unit. Z1 trip unit will
begin to time out, and in the event that the feeder
breaker Z2 would not clear the fault, the main
breaker Z1 will clear the fault in 0.5 s (as above).
Fault 1
There are no interlocking signals. The main
breaker trip unit will initiate the trip in 0.03 s.
Figure A.2 presents a Zone Selective Interlocking con
nection diagram for a system with two main breakers
from incoming sources and a bus tie breaker. Note the
blocking diode 01 is needed so that the feeder breakers
can send interlocking signals to both the main and tie
breakers, without having the tie breaker send itself an
interlocking signal.
www
. ElectricalPartManuals
. com