DS1113F1
81
CS4399
7.3 ASP and XSP Registers
7.3.16 XSP LRCK High Time 1
Address 0x40024
R/W
7
6
5
4
3
2
1
0
XSP_LCHI_LSB
Default
0
0
0
1
1
1
1
1
Bits
Name
Description
7:0
XSP_LCHI_
LSB
The value in this register cannot be changed while the serial port is powered up.
XSP LRCK high duration, in units of XSP_SCLK periods stored in XSP_LCHI_LSB/MSB. This value must be less than
XSP_LCPR.
(Default)
XSP_LCHI = 31
7.3.17 XSP LRCK High Time 2
Address 0x40025
R/W
7
6
5
4
3
2
1
0
XSP_LCHI_MSB
Default
0
0
0
0
0
0
0
0
Bits
Name
Description
7:0
XSP_LCHI_
MSB
The value in this register cannot be changed while the serial port is powered up.
XSP LRCK high duration, in units of XSP_SCLK periods stored in XSP_LCHI_LSB/MSB. This value must be less than
XSP_LCPR.
(Default)
XSP_LCHI = 31
7.3.18 XSP LRCK Period 1
Address 0x40026
R/W
7
6
5
4
3
2
1
0
XSP_LCPR_LSB
Default
0
0
1
1
1
1
1
1
Bits
Name
Description
7:0
XSP_LCPR_
LSB
The value in this register cannot be changed while the serial port is powered up.
XSP LRCK period, in units of XSP_SCLK periods stored in XSP_LCPR_LSB/MSB.
(Default)
XSP_LCPR = 63
7.3.19 XSP LRCK Period 2
Address 0x40027
R/W
7
6
5
4
3
2
1
0
XSP_LCPR_MSB
Default
0
0
0
0
0
0
0
0
Bits
Name
Description
7:0
XSP_LCPR_
MSB
The value in this register cannot be changed while the serial port is powered up.
XSP LRCK period, in units of XSP_SCLK periods stored in XSP_LCPR_LSB/MSB.
(Default)
XSP_LCPR = 63
7.3.20 XSP Clock Configuration
Address 0x40028
R/W
7
6
5
4
3
2
1
0
—
XSP_M/SB
XSP_SCPOL_
OUT
XSP_SCPOL_
IN
XSP_LCPOL_
OUT
XSP_LCPOL_
IN
Default
0
0
0
0
1
1
0
0
Bits
Name
Description
7:5
—
Reserved
4
XSP_M/SB
XSP port master or slave configuration.
0 (Default) Slave Mode (input)
1 Master Mode (output)
3
XSP_SCPOL_
OUT
XSP SCLK output drive polarity.
0 Normal
1 (Default) Inverted