Copyright © 2003 Avnet, Inc. AVNET and the AV logo are registered trademarks of Avnet, Inc. All other trademarks are property of their respective owners.
Avnet Design Services
10 of 25
Rev 1.0 06/08/2004
Released
Literature # ADS-xxxx04
JP16 – 50-pin FPGA general purpose header I/O.
JP17 – 20-pin FPGA general purpose 2.5V I/O header.
JP18 – 20-pin FPGA general purpose 3.3V I/O header.
JP19– 20-pin FPGA general purpose memory header.
JP100- JTAG Chain configuration. Selects the JTAG chain configuration. Install a jumper across pins 2-3 for standalone
mode (3 devices in chain: System ACE, Virtex-II, and PCIX). Install jumpers across pins 1-2 and pins 4-5 to add the AvBus
connector labeled “P2” on to the standalone chain. Install jumpers across pins 1-2, pins 3-4 and pins 5-6 to add the AvBus
connector labeled “P3” on to the standalone chain. These settings are described in detail in the Hardware section of this
manual (see section 3.11).
Default: Installed across pins 2-3; standalone chain mode.
JP101 – JTAG TCK Enable for JTAG Connector "P2". Default Closed.
JP102 – JTAG TCK Enable for JTAG Connector "P4". Default Closed.
JP103 – System ACE Test Control Address. The MPM file in the System ACE can hold 8 different designs, which are selected
by setting the controller address. The address is set by installing shunts/jumpers on JP103. For a description of the test files
see Section 4.0
JP104– System ACE Device Disable. Default Open.
JP904 – JTAG bypass ties board TDI to TDO, bypassing all devices. Default Open, JTAG chain enabled.
J100 – Active Heatsink Power.
J102 – 50-pin general purpose System ACE header.
J103 – Connector for Power Supply Daughter board.