MSC C6B-SLH
MSC C6B-SLH User Manual
97 / 144
Feature
Options
Description
Exit On Failure (MRC)
Enabled, Disabled
Exit On Failure for MRC training steps
MC Lock
Enabled, Disabled
Enable/Disable capacity to lock or not MC registers
Memory Trace
Enabled, Disabled
Enable Memory Trace of Ch 0 to Ch 1 using Stacked Mode. Both
channels must be of equal size. This option may change TOLUD
and REMAP values as needed.
Ch Hash Support
Enabled, Disabled
Enable/Disable Channel Hash Support.
NOTE: ONLY if
Memory interleaved Mode
CH Hash Mask
Value
Set the BIT(s) to be included in the XOR function. NOTE BIT mask
corresponds to BITS [19:6}
Ch Hash Interleaved Bit
Bit 6 - Bit 13
Select the BIT to be used for Channel Interleaved mode. NOTE:
BIT7 will interlave the channels at a 2 cacheline granularity, BIT8 at
4 and BIT9 at 8
VC1 Read Metering
Enabled, Disabled
Enable/Disable VC1 Read Metering Feature (RdMeter)
VC1 RdMeter Time Window
Value
VC1 Read Metering Time Window: time window over which VC1
read request counter is tracked. Configurable for tens of
microseconds window size.
VC1 RdMeter Threshold
Value
VC1 Read Metering Threshold: threshold of counter within time
window.
Strong Weak Leaker
Value
Value for StrongWkLeaker
Memory Scrambler
Enabled, Disabled
Enable/Disable Memory Scrambler support.
Force ColdReset
Enabled, Disabled
Force ColdReset OR Choose MrcColdBoot mode, when Coldboot is
required during MRC execution.
NOTE: If ME 5.0MB is
present, ForceColdReset is required!
Channel A DIMM Control
Enable both DIMMs, Disable
DIMM0, Disable DIMM1,
Disable both DIMMs
Channel A DIMM Control Support - Enable or Disable Dimms on
Channel A.
Channel B DIMM Control
Enable both DIMMs, Disable
DIMM0, Disable DIMM1,
Disable both DIMMs
Channel B DIMM Control Support - Enable or Disable Dimms on
Channel B
Force Single Rank
Enabled, Disabled
When enabled, only Rank 0 will be used in each DIMM