The Cortex-M4 Instruction Set
ARM DUI 0553A
Copyright © 2010 ARM. All rights reserved.
3-4
ID121610
Non-Confidential
POP
reglist
Pop registers from stack
-
PUSH
reglist
Push registers onto stack
-
QADD
{Rd,} Rn, Rm
Saturating double and Add
Q
QADD16
{Rd,} Rn, Rm
Saturating Add 16
-
QADD8
{Rd,} Rn, Rm
Saturating Add 8
-
QASX
{Rd,} Rn, Rm
Saturating Add and Subtract with Exchange
-
QDADD
{Rd,} Rn, Rm
Saturating Add
Q
QDSUB
{Rd,} Rn, Rm
Saturating double and Subtract
Q
QSAX
{Rd,} Rn, Rm
Saturating Subtract and Add with Exchange
-
QSUB
{Rd,} Rn, Rm
Saturating Subtract
Q
QSUB16
{Rd,} Rn, Rm
Saturating Subtract 16
-
QSUB8
{Rd,} Rn, Rm
Saturating Subtract 8
-
RBIT
Rd, Rn
Reverse Bits
-
REV
Rd, Rn
Reverse byte order in a word
-
REV16
Rd, Rn
Reverse byte order in each halfword
-
REVSH
Rd, Rn
Reverse byte order in bottom halfword and sign extend
-
ROR, RORS
Rd, Rm, <Rs|#n>
Rotate Right
N,Z,C
RRX, RRXS
Rd, Rm
Rotate Right with Extend
N,Z,C
RSB, RSBS
{Rd,} Rn, Op2
Reverse Subtract
N,Z,C,V
SADD16
{Rd,} Rn, Rm
Signed Add 16
GE
SADD8
{Rd,} Rn, Rm
Signed Add 8
GE
SASX
{Rd,} Rn, Rm
Signed Add and Subtract with Exchange
GE
SBC, SBCS
{Rd,} Rn, Op2
Subtract with Carry
N,Z,C,V
SBFX
Rd, Rn, #lsb, #width
Signed Bit Field Extract
-
SDIV
{Rd,} Rn, Rm
Signed Divide
-
SEL
{Rd,} Rn, Rm
Select bytes
-
SEV
-
Send Event
-
SHADD16
{Rd,} Rn, Rm
Signed Halving Add 16
-
SHADD8
{Rd,} Rn, Rm
Signed Halving Add 8
-
SHASX
{Rd,} Rn, Rm
Signed Halving Add and Subtract with Exchange
-
SHSAX
{Rd,} Rn, Rm
Signed Halving Subtract and Add with Exchange
-
SHSUB16
{Rd,} Rn, Rm
Signed Halving Subtract 16
-
SHSUB8
{Rd,} Rn, Rm
Signed Halving Subtract 8
-
Table 3-1 Cortex-M4 instructions (continued)
Mnemonic
Operands
Brief description
Flags
Page