The Cortex-M4 Instruction Set
ARM DUI 0553A
Copyright © 2010 ARM. All rights reserved.
3-135
ID121610
Non-Confidential
3.11.8
VFMA, VFMS
Floating-point Fused Multiply Accumulate and Subtract.
Syntax
VFMA{
cond
}.F32 {
Sd,
}
Sn
,
Sm
VFMS{
cond
}.F32 {
Sd,
}
Sn
,
Sm
where:
cond
Is an optional condition code, see
.
Sd
Specifies the destination register.
Sn
,
Sm
Are the operand registers.
Operation
The
VFMA
instruction:
1.
Multiplies the floating-point values in the operand registers.
2.
Accumulates the results into the destination register.
The result of the multiply is not rounded before the accumulation.
The
VFMS
instruction:
1.
Negates the first operand register.
2.
Multiplies the floating-point values of the first and second operand registers.
3.
Adds the products to the destination register.
4.
Places the results in the destination register.
The result of the multiply is not rounded before the addition.
Restrictions
There are no restrictions.
Condition flags
These instructions do not change the flags.