Source
Schematic Signal
Name
Device/Pin Number
I/O Standard
Description
J3.14
OV5640_SDA
MAX 10/L1
3.3V LVCMOS
Control Bus Data
J3.12
OV5640_
CLK24MHz
Clock Generator /
U14.18
3.3V LVCMOS
System Input Clock
J3.15
OV5640_CAM_
RESETB
MAX 10/M4
3.3V LVCMOS
Reset
J3.11
OV5640_PWRON MAX 10/L2
3.3V LVCMOS
Power Down
J3.16
3.3V
----
3.3V
3.3V
J3.3, J3.4, J3.7,
J3.10
GND
----
GND
GND
To download MIPI reference designs for this Evaluation Kit, please contact your local Intel PSG (formerly
Altera) sales team for assistance or check the
DesignStore
.
Power Supply
The evaluation kit is powered up through a DC power adapter or USB cable. The yellow LEDs D9, D10
and D11 illuminate when the board is powered up.
Power Options
You can apply power to the MAX 10 FPGA Evaluation Kit by plugging in either 5V DC power adapter to
wall jack, or USB cable to your PC. For low-power design, USB cable connection is suggested, and it can
easily provide both power and on-board USB Blaster connection. For high-power design, DC adapter
solution is preferred to ensure device performance.
The board includes one Jumper (J11) for power option selection. When use DC power adapter, J11 needs
to be placed at Position 1 and 2; while for using USB power, J11 needs to be placed at Position 2 and 3.
The USB power is default power setup.
Resistors (R292 and R293) can be populated and used in place of the jumper if you want to hard wire the
power option.
When powered correctly, D9, D10 and D11 will light.
Caution:
Resistors R292 and R293 are designed for hard wiring the power selection. J11 must not be used
when either R292 or R293 is populated.
Power Up Sequence
The figure below shows the power distribution system on the MAX 10 FPGA 10M50 Evaluation Board.
UG-20006
2016.02.29
Power Supply
3-29
Board Components
Altera Corporation
Send Feedback