background image

 

 

 

 

 

ADM-XRC-5T2-ADV User Manual 

 

 

ADM-XRC-5T2-ADV User Manual 

Individual signals to each ADV212 codec 

ack_l 

- ADV212 acknowledge signal 

cs_l 

- ADV212 chip select signal  

dack_l<0> to <1> 

- ADV212 DMA acknowledge signals  

dreq_l<0> to <1> 

- ADV212 DMA request signals 

irq_l 

- ADV212 interrupt request signal 

rd_l 

- ADV212 read enable for host interface operation 

we_l 

- ADV212 write enable for host interface operation 

vdat<0> to <11> 

- ADV212 video data bus 

scom4 - 

ADV212 

LCODE Output in Encode Mode

 

4.10.2.  JPEG Processor Interface Pin Locations 

Bank Signals 

Bank 1 (A & B) 

Bank 2 (C & D) 

 adv_addr<0> 

W35     

AJ38 

 adv_addr<1> 

M41     

AJ37 

 adv_addr<2> 

AA34     

AH40 

 adv_addr<3> 

Y34     

AH38 

 adv_mclk 

T37     

AJ42 

 vclk 

Y42 

AK8 

 field 

F41     

AT5 

 hsync 

E40     

AG12 

 vsync 

F40     

AG9 

 jpeg_reset_l  

L42 

AN41 

 scomm5  

AF42 

AF37 

 adv_hdata<0> 

 AA39    

AR40 

 adv_hdata<1> 

AA41 

AT40 

 adv_hdata<2> 

AA40 

AB34 

 adv_hdata<3> 

AA37 

AP40 

 adv_hdata<4> 

AL42 

AC34 

 adv_hdata<5> 

AD42 

AC35 

 adv_hdata<6> 

Y39 

AN40 

 adv_hdata<7> 

Y40 

AN39 

 adv_hdata<8> 

AB41 

AD35 

 adv_hdata<9> 

Y38 

AM39 

 adv_hdata<10> 

W40 

AM38 

 adv_hdata<11> 

AB42 

AF39 

 adv_hdata<12> 

W38 

AL41 

 adv_hdata<13> 

V39 

AL39 

 adv_hdata<14> 

AD38 

AD36 

 adv_hdata<15> 

Y37 

AK38 

 adv_hdata<16> 

U38 

AK37 

 adv_hdata<17> 

T41 

AG37 

 adv_hdata<18> 

AE40 

AP42 

 adv_hdata<19> 

P38 

AG38 

 adv_hdata<20> 

N41 

AC41 

 adv_hdata<21> 

W37 

AC36 

 adv_hdata<22> 

R39 

AB38 

 adv_hdata<23> 

L40 

AF40 

 adv_hdata<24> 

M42 

AE38 

 adv_hdata<25> 

M39 

AR42 

 adv_hdata<26> 

K38 

AP38 

 adv_hdata<27> 

L39 

AE39 

 adv_hdata<28> 

L41 

AD40 

 adv_hdata<29> 

M38 

AT42 

 adv_hdata<30> 

G39 

AU42 

 adv_hdata<31> 

K39 

AD37 

 

 

Version 1.0 

Page 15

 

Summary of Contents for ADM-XRC-5T2-ADV

Page 1: ...ADM XRC 5T2 ADV PCI Mezzanine Card JPEG2000 Video Compression Multi Gigabit Serial I O User Guide Version 1 0...

Page 2: ...ta 4 West Silvermills Lane Edinburgh EH3 5BD UK Phone 44 0 131 558 2600 Fax 44 0 131 558 2700 Email support alphadata co uk Alpha Data 2570 North First Street Suite 440 San Jose CA 95131 USA Phone 408...

Page 3: ...ks 7 4 5 1 LCLK 7 4 5 2 REFCLK 8 4 5 3 PCIe Reference Clock 8 4 5 4 User MGT Clocks 8 4 5 5 FCN MGT Clock 8 4 5 6 Rear Pn4 Clocks 8 4 5 7 PCI Clocks 8 4 6 User FPGA 9 4 6 1 Configuration 9 4 6 2 I O B...

Page 4: ...A I O Bank Voltages 10 Table 5 DDR Memory Bank Configuration 10 Table 6 FCN Interface MGT Links 11 Table 7 Board Control Signals 12 Table 8 Optical Module Control Signals 12 Table 9 Pn4 to FPGA Assign...

Page 5: ...to integrate proprietary cores into the FPGA Physically conformant to VITA 42 XMC Standard Physically conformant to IEEE P1386 2001 Common Mezzanine Card standard with XMC connector removed 8 lane PCI...

Page 6: ...fitted to an ADC PMC carrier board The ADC PMC can support up to two PMC cards whilst maintaining host PC PCI compatibility If you are using a ADC PMC refer to the supplied documentation for informat...

Page 7: ...ard voltage and temperature DDR2 SDRAM SSRAM and serial flash memory connect to the target FPGA and are supported by Xilinx or third party IP IO functionality is provided using multi gigabit I O conne...

Page 8: ...bidir Address and data bus lbe_l 7 0 bidir Byte qualifiers lads_l bidir Indicates address phase lblast_l bidir Indicates last word lbterm_l bidir Indicates ready and requests new address phase lready_...

Page 9: ...sh An ST M25P32 flash memory with SPI interface is connected to the User FPGA for the storage of application specific information 4 3 Health Monitoring The ADM XRC 5T2 ADV has the ability to monitor t...

Page 10: ...e FPGA using the Xilinx tools and serial download cables This also allows the use of ChipScope PRO ILA to debug an FPGA design It should be noted that four devices will be detected when the SCAN chain...

Page 11: ...r KEY Global Clock Inputs Clock Capable I O MGT Clock Inputs 156 25 MHz Osc Figure 4 Clock Structure 4 5 1 LCLK The Local Bus can be used at up to 80 MHz and all timing is synchronised to LCLK between...

Page 12: ...B is connected to an MGT clock input on the bottom half of the user FPGA It may be used as the reference for the front user MGTs See Table 3 for details of the MGT clock connections Note Either of the...

Page 13: ...The ADM XRC 5T2 ADV performs configuration from the host at high speed using SelectMAP The FPGA may also be configured from flash or by JTAG via header J2 Download from the host is the fastest way to...

Page 14: ...arallel to provide a 32 bit datapath 1Gb Micron MT47H64M16 devices are fitted as standard to provide 256MB per bank The board will support higher capacity devices when they become available The ADM XR...

Page 15: ...D2 120A S14 FCN_TX5_N E2 S13 FCN_RX5_P E1 S3 FCN_RX5_N F1 S4 FCN_TX6_P B1 124B S12 FCN_TX6_N B2 S11 FCN_RX6_P A2 S5 FCN_RX6_N A3 S6 FCN_TX7_P B6 124A S10 FCN_TX7_N B5 S9 FCN_RX7_P A5 S7 FCN_RX7_N A4...

Page 16: ...5Gb s over copper or optical fibre Dual 10Gb s Ethernet CX4 4 lanes at 3 125Gb s over copper or optical fibre Dual 10Gb s FibreChannel 4 lanes at 3 1875Gb s over copper or optical fibre Dual 4 x OC 4...

Page 17: ...N11 AH5 23 24 AC9 PN4_N12 PN4_P13 AB9 25 26 AL5 PN4_P14 PN4_N13 AB8 27 28 AK5 PN4_N14 PN4_P15 AB11 29 30 AJ7 PN4_P16 PN4_N15 AC10 31 32 AK7 PN4_N16 Table 9 Pn4 to FPGA Assignments In Table 9 pins mark...

Page 18: ...ADV212 Interface The ADV212 is a single chip JPEG 2000 codec from Analog Devices It is targeted for video and high bandwidth image compression applications that can benefit from the enhanced quality a...

Page 19: ...mclk T37 AJ42 vclk Y42 AK8 field F41 AT5 hsync E40 AG12 vsync F40 AG9 jpeg_reset_l L42 AN41 scomm5 AF42 AF37 adv_hdata 0 AA39 AR40 adv_hdata 1 AA41 AT40 adv_hdata 2 AA40 AB34 adv_hdata 3 AA37 AP40 adv...

Page 20: ...8 H41 W41 AM9 AH9 vdat 9 G41 U41 AG8 AH10 vdat 10 F42 U39 AH8 AJ10 vdat 11 G42 V41 AP8 AG11 dack_l 0 H38 T40 AM37 AK42 dack_l 1 F39 U42 AE37 AJ40 dreq_l 0 E39 T42 AN38 AK39 dreq_l 1 G38 T39 AL37 AT41...

Page 21: ...ADM XRC 5T2 ADV User Manual ADM XRC 5T2 ADV User Manual Version 1 0 Page 17 5 1 Revision History Date Revision Nature of Change 16 Dec 2008 1 0 Initial version...

Reviews: