
ZYNQ Ultr FPGA Board AXU5EV-P User Manual
62 / 66
www.alinx.com
Figure 3-19-1: The User LEDs Hardware Connection Diagram
Pin assignment of user LED lights
Signal Name
ZYNQ Pin Name
ZYNQ Pin Number
Description
PS_LED1
PS_MIO40
K18
User LED controlled by PS
PL_LED1
B44_L1_P
AE15
User LED controlled by PL
Part 3.20: Keys
There are 1 reset KEY RESET and 2 user buttons on the AXU5EV-P
carrier board. The reset signal is connected to the reset chip input of the core
board ACU4EV, and the user can use this reset KEY to reset the ZYNQ system.
One user KEY is connected to the MIO of the PS, and one is connected to the
IO of the PL. The reset KEY and the user KEYs are both low-level active. The
connection diagram of the user key is shown in Figure 3-20-1: