
ASAHI KASEI
[AKD4633-A]
<KM079407>
2016/10
- 10 -
Other jumper pins set up
1. JP1 (GND)
: Analog ground and Digital ground
OPEN
: Separated.
SHORT
: Common. (The connector “DGND” can be open.) <Default>
2. JP2 (MICP)
: Connection between MICP pin and BEEP pin of the AK4633VN.
MICP
: MIC Differential input.
BEEP
: BEEP input. <Default>
3. JP3 (AVDD_SEL) : AVDD of the AK4633VN
REG
: AVDD is supplied from the regulator (“AVDD” jack should be open). < Default >
AVDD
: AVDD is supplied from “AVDD ” jack.
4. JP9 (DVDD_SEL) : DVDD of the AK4633VN
AVDD
: DVDD is supplied from “AVDD”. < Default >
DVDD
: DVDD is supplied from “DVDD ” jack.
5. JP10 (LVC_SEL)
: Logic block of LVC is selected supply line.
DVDD
: Logic block of LVC is supplied from “DVDD”. < Default >
VCC
: Logic block of LVC is supplied from “VCC ” jack.
6. JP11 (VCC_SEL)
: Logic block is selected supply line.
LVC
: Logic is supplied from supply line of LVC. < Default >
VCC
: Logic block of LVC is supplied from “VCC ” jack.
7. JP4 (SVDD_SEL) : SVDD of the AK4633VN
REG
: SVDD is supplied from the regulator (“SVDD” jack should be open). < Default >
SVDD
: SVDD is supplied from “SVDD ” jack.
8. JP8 (MCKO_SEL) : Master Clock Frequency is selected clock from MCKO1 or MCKO2 of the AK4114.
MCKO1
: The check from MCKO1 of AK4114 is provided to MCKI of the AK4633VN. < Default >
MCKO2
: The check from MCKO2 of AK4114 is provided to MCKI of the AK4633VN.