43
Chapter 2
Advanced Chipset Features
The following screen shows the Advanced Chipset Features.
The following table describes each Advanced Chipset Features parameter. Settings in boldface are the default
and suggested settings.
Parameter
Description
Options
DRAM Timing Selectable
Selects whether DRAM timing is controlled by the
SPD (Serial Presence Detect) EEPROM on the
DRAM module. Setting to By SPD enables DRAM
timings to be determined by BIOS based on the
configurations on the SPD. Selecting Manual allows
users to configure the DRAM timings manually.
By SPD
Manual
CAS Latency Time
This controls the timing delay (in clock cycles)
before SDRAM starts a read command after
receiving it. Settings: 2, 2.5, 3 (clocks). 2 (clocks)
increases the system performance the most while 3
(clocks) provides the most stable performance.
2T
, 2.5T, 3T
Active to Precharge Delay
The field specifies the idle cycles before
precharging an idle bank.
5T, 6T, 7T,
8T
DRAM RAS# to CAS# Delay
This field allows you to set the number of cycles for
a timing delay between the CAS and RAS strobe
signals, used when DRAM is written to, read from
or refreshed. Fast speed offers faster performance
while slow speed offers more stable performance.
2T, 3T,
4T
Summary of Contents for Veriton 3600G
Page 6: ...VI ...
Page 14: ...Chapter 1 5 14 LAN Activity LED 15 Power LED 16 Power button Label Icon Description ...
Page 110: ...Veriton 3600 D G 5600 D G 7600 D G 101 ...
Page 127: ...Chapter 5 118 NOTE Default Settings ...
Page 150: ...141 Veriton 3600 D G 5600 D G 7600 D G ...
Page 152: ...143 Veriton 3600 D G 5600 D G 7600 D G ...
Page 155: ...Index 146 Weight 32 Windows XP Professional Environment Test 135 ...