34 VMIVME-1184* 32-bit Optically Isolated Change-of-State (COS) Input Board
Publication No. 500-001184-000 Rev. B.0
3.3 Data FIFO Register
The Data FIFO register is a read-only register, containing the stored COS or SOE
data. In the SOE mode of operation, the first read of this register will yield the
value of the channel inputs previous to the change-of-state that triggered the
storage of data. The second read yields the flagged data that triggered the storage
of data. The Data FIFO register is readable by longword only.
NOTE
Reads of less than a longword are ignored.
Please remember, COS mode only stores the triggered event. SOE mode adds the
additional previous data to the FIFO. Therefore, the 512 level FIFO can only store
256 events in SOE mode (two data for each trigger). Only one count is stored in
the counter FIFO regardless of mode of operation.
• COS = 1, Read to capture the data
• SOE = 2, Read to capture the data
.
3.4 Interrupt Processor Control Register
This Read/Write register is used to configure the operations of the Interrupt
Processor.
Table 3-6 Data FIFO Register Bit Map
FIFO Register Offset $XXXX
08
Bit 31
Bit 30
Bit 29
Bit 28
Bit 27
Bit 26
Bit 25
Bit 24
CH31
CH30
CH29
CH28
CH27
CH26
CH25
CH24
Bit 23
Bit 22
Bit 21
Bit 20
Bit 19
Bit 18
Bit 17
Bit 16
CH23
CH22
CH21
CH20
CH19
CH18
CH17
CH16
Bit 15
Bit 14
Bit 13
Bit 12
Bit 11
Bit 10
Bit 09
Bit 08
CH15
CH14
CH13
CH12
CH11
CH10
CH09
CH08
Bit 07
Bit 06
Bit 05
Bit 04
Bit 03
Bit 02
Bit 01
Bit 00
CH07
CH06
CH05
CH04
CH03
CH02
CH01
CH00
Table 3-7 Interrupt Processor Control Register Bit Map
Interrupt Processor Control Register: Offset $XXXX
0
C
Bit 07
Bit 06
Bit 05
Bit 04
Bit 03
Bit 02
Bit 01
Bit 00
MKR_INT_ENA
Interrupt Levels
COS_INT_ENA Interrupt Levels
0
0
0
0
0
0
L2
L1
L0
L2
L1
L0
Artisan Technology Group - Quality Instrumentation ... Guaranteed | (888) 88-SOURCE | www.artisantg.com