Publication No. 500-001184-000 Rev. B.0
Configuration and Installation 23
Figure 2-1 Switch and Jumper Locations
S15
E4
S14
S25
E6
S16
S3
S28
S27
E7
S18
P4
S17
S23
E5
S19
S24
S22
S20
S29
P2
P1
S12
E3
S13
U35
D1
P3
S21
S26
E2
A32
B32
C32
A1
A1
C1
B1
A32
B32
C32
A1A1
C1
B1
1
2
CH31-32
CH25-26
CH23-24
CH17-18
CH13-14
CH10-11
CH5-6
23 22 21 20 19 18 17 16
15 14 13 12 11 10 9 8
7 6
A
d
dr
Bit
ON="0" OFF="1"
10mS 5mS 1mS 10uS
*
CH1-2
2
1 2 3
4 5 6 7 8
V
oltage L
e
ve
l Selec
tion
Voltage Source Selection
2:
Not Used
1:
ON = 24 bit
*
OFF = 16 bit
Byte-Blaster
1:
ON = T
e
rminate
A
ON=Vext2 on pin A32
ON=Vext1 on pin A31
CH[25-32 ]
CH[17-24]
CH[9-16]
Diff
erential T
e
rmination
2:
ON = T
e
rminate
B
Switches 4-8 are unused
CH[1-8]
Supervisory>
NonPrilileged>
*
ALL>
P
os1=+5V
P
os2=+12V
P
os3=V
ex
t1
P
os4=V
ex
t2
Allowed A
ccess
Modes
28V / 12V / 5V
*
28V / 12V / 5V
*
on
on
on
1
6
5
12
11
14
13
18
17
24
23
26
25
32
31
S2
1
2
4
1
2
4
1
2
4
1
2
4
on
on
S5
S4
S6
S8
S7
S9
S10
S11
CH29-30
CH27-28
CH21-22
CH19-20
CH15-16
CH9-10
CH7-8
CH3-4
4
3
8
7
10
9
16
15
20
19
22
21
28
27
30
29
B
FAIL
LED
Output
Input
LED
Tester
Switch
U31
PL
C
C20
Socket
* Denotes Default Setting
Default = All O
ff
3:
ON = T
e
rminate Marker
C
ounter
C
o
unter
S1
FPGA
Artisan Technology Group - Quality Instrumentation ... Guaranteed | (888) 88-SOURCE | www.artisantg.com