eZ8 CPU
User Manual
UM012811-0904
List
of
Figures
v
List of Figures
Working Register Addressing Example . . . . . . . . . . . . . . . . . . . . . . . . . . . 16
16-Bit Register Pair Addressing . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 17
Register Addressing Using 12-Bit Addresses . . . . . . . . . . . . . . . . . . . . . . . 21
Register Addressing Using 8-Bit Addresses . . . . . . . . . . . . . . . . . . . . . . . . 22
Figure 12. Indirect Register Addressing to Program or Data Memory . . . . . . . . . . . . . 25
Figure 18. Interrupt Vectoring in Program Memory Example . . . . . . . . . . . . . . . . . . . 32
Figure 23. Opcode Map Cell Description . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 199