UM012811-0904
Opcodes Listed Numerically
eZ8 CPU
User Manual
204
11
RLC dst
IR
*
*
*
*
-
-
2
3
12
ADC dst, src
r
r
*
*
*
*
0
*
2
3
13
ADC dst, src
r
Ir
*
*
*
*
0
*
2
4
14
ADC dst, src
R
R
*
*
*
*
0
*
3
3
15
ADC dst, src
R
IR
*
*
*
*
0
*
3
4
16
ADC dst, src
R
IM
*
*
*
*
0
*
3
3
17
ADC dst, src
IR
IM
*
*
*
*
0
*
3
4
18
ADCX dst, src
ER
ER
*
*
*
*
0
*
4
3
19
ADCX dst, src
ER
IM
*
*
*
*
0
*
4
3
1A
DJNZ dst, RA
r
-
-
-
-
-
-
2
3
1B
JR LT, dst
DA
-
-
-
-
-
-
2
2
1C
LD dst, src
r
IM
-
-
-
-
-
-
2
2
1D
JP LT, dst
DA
-
-
-
-
-
-
3
2
1E
INC dst
r
-
*
*
*
-
-
1
2
1F70
PUSH src
IM
-
-
-
-
-
-
3
2
1F A2
CPC dst, src
r
r
*
*
*
*
-
-
3
3
1F A3
CPC dst, src
r
Ir
*
*
*
*
-
-
3
4
1F A4
CPC dst, src
R
R
*
*
*
*
-
-
4
3
1F A5
CPC dst, src
R
IR
*
*
*
*
-
-
4
4
1F A6
CPC dst, src
R
IM
*
*
*
*
-
-
4
3
1F A7
CPC dst, src
IR
IM
*
*
*
*
-
-
4
4
1F A8
CPCX dst, src
ER
ER
*
*
*
*
-
-
5
3
1F A9
CPCX dst, src
ER
IM
*
*
*
*
-
-
5
3
1F C0
SRL dst
R
*
*
0
*
-
-
3
2
1F C1
SRL dst
IR
*
*
0
*
-
-
3
3
1FE8
LDWX dst, src
ER
ER
-
-
-
-
-
-
5
4
Table 23. eZ8 CPU Instructions Sorted by Opcode
Opcode(s)
(Hex)
Assembly Mnemonic
Address Mode
Flags
Fetch
Cycles
Instr.
Cycles
dst
src
C
Z
S
V
D
H
Flags Notation: * = Value is a function of the result of the operation.
- = Unaffected
X = Undefined
0 = Reset to 0
1 = Set to 1