UM012811-0904
Opcodes Listed Numerically
eZ8 CPU
User Manual
207
56
AND dst, src
R
IM
-
*
*
0
-
-
3
3
57
AND dst, src
IR
IM
-
*
*
0
-
-
3
4
58
ANDX dst, src
ER
ER
-
*
*
0
-
-
4
3
59
ANDX dst, src
ER
IM
-
*
*
0
-
-
4
3
5A
DJNZ dst, RA
r
-
-
-
-
-
-
2
3
5B
JR MI, dst
DA
-
-
-
-
-
-
2
2
5C
LD dst, src
r
IM
-
-
-
-
-
-
2
2
5D
JP MI, dst
DA
-
-
-
-
-
-
3
2
5E
INC dst
r
-
*
*
*
-
-
1
2
5F
WDT
-
-
-
-
-
-
1
2
60
COM dst
R
-
*
*
0
-
-
2
2
61
COM dst
IR
-
*
*
0
-
-
2
3
62
TCM dst, src
r
r
-
*
*
0
-
-
2
3
63
TCM dst, src
r
Ir
-
*
*
0
-
-
2
4
64
TCM dst, src
R
R
-
*
*
0
-
-
3
3
65
TCM dst, src
R
IR
-
*
*
0
-
-
3
4
66
TCM dst, src
R
IM
-
*
*
0
-
-
3
3
67
TCM dst, src
IR
IM
-
*
*
0
-
-
3
4
68
TCMX dst, src
ER
ER
-
*
*
0
-
-
4
3
69
TCMX dst, src
ER
IM
-
*
*
0
-
-
4
3
6A
DJNZ dst, RA
r
-
-
-
-
-
-
2
3
6B
JR Z, dst
DA
-
-
-
-
-
-
2
2
6C
LD dst, src
r
IM
-
-
-
-
-
-
2
2
6D
JP Z, dst
DA
-
-
-
-
-
-
3
2
6E
INC dst
r
-
*
*
*
-
-
1
2
6F
STOP
-
-
-
-
-
-
1
2
Table 23. eZ8 CPU Instructions Sorted by Opcode
Opcode(s)
(Hex)
Assembly Mnemonic
Address Mode
Flags
Fetch
Cycles
Instr.
Cycles
dst
src
C
Z
S
V
D
H
Flags Notation: * = Value is a function of the result of the operation.
- = Unaffected
X = Undefined
0 = Reset to 0
1 = Set to 1