ÛZIATECH
134
D. PCI CONFIGURATION SPACE MAP
All PCI compliant devices contain a PCI configuration header. The generic layout of the
header is shown in the "
" figure below.
Additionally, a device may contain unique configuration registers (at location > 40h). For
the ZT 8907, these are shown in the "
On-Board Device PCI Bus Mapping
" table below.
Details for each device's configuration space can be found in the respective
manufacturer's data manuals. For more information on the PCI chipset implemented on
the ZT 8907, refer to the
FINALi-486 M1489/M1487 486 PCI Chip Set Data Sheet
, or
contact ALi distributor Pacific Group Technology at (408) 764-0644.
On-Board Device PCI Bus Mapping
Bus #
(hex)
Dev #
(hex)
Fcn #
(hex)
Vendor
ID
Device
ID
Description
00
00
00
10B9
1489
ALi 1489 PCI Controller
00
01
00
1138
8905
Ziatech PCI-to-STD Bridge
00
03
00
†
Mezzanine Connector
†
The vendor and device ID will vary depending upon the device plugged into the mezzanine connector.