Embedded Tri-Mode Ethernet MAC User Guide
75
UG074 (v2.2) February 22, 2010
Host Interface
R
Table 3-8:
Receiver Configuration Register (Word 0)
MSB
LSB
31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10
9
8
7
6
5
4
3
2
1
0
0x200
PAUSE_FRAME_ADDRESS[31:0]
Bit
Description
Default Value
R/W
[31:0]
Pause Frame Ethernet MAC Address [31:0]. This address is used
to match the Ethernet MAC against the destination address of
any incoming flow control frames. It is also used by the flow
control block as the source address for any outbound flow
control frames.
Tie to the same value as TIEEMAC#UNICASTADDR[31:0].
TIEEMAC#CONFIGVEC[31:0]
R/W
Table 3-9:
Receiver Configuration Register (Word 1)
MSB
LSB
31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10
9
8
7
6
5
4
3
2
1
0
0x240
RST
JU
M
FCS
RX
VL
AN
HD
LT
_D
IS
RESERVED
PAUSE_FRAME_ADDRESS[47:32]
Bit
Description
Default Value
R/W
[15:0]
Pause frame Ethernet MAC Address [47:32]. Tie to the same
value as TIEEMAC#UNICASTADDR[47:32].
TIEEMAC#CONFIGVEC[47:32]
R/W
[24:16]
Reserved.
–
[25]
Length/Type Check disable. When this bit is
1
, it disables the
comparison of the L/T field with the size of the data.
TIEEMAC#CONFIGVEC[63]
R/W
[26]
Half-duplex mode: When this bit is
1
, the receiver operates in
half-duplex mode. When the bit is
0
, the receiver operates in full-
duplex mode.
TIEEMAC#CONFIGVEC[48]
R/W
[27]
VLAN enable: When this bit is
1
, the receiver accepts VLAN
tagged frames. The maximum payload length increases by four
bytes.
TIEEMAC#CONFIGVEC[49]
R/W
[28]
Receive enable: When this bit is
1
, the receiver block is enabled
to operate. When the bit is
0
, the receiver ignores activity on the
physical interface receive port.
TIEEMAC#CONFIGVEC[50]
R/W
[29]
In-band FCS enable: When this bit is
1
, the receiver passes the
FCS field up to the client. When this bit is
0
, the FCS field is not
passed to the client. In either case, the FCS is verified on the
frame.
TIEEMAC#CONFIGVEC[51]
R/W
[30]
Jumbo frame enable: When this bit is
1
, the Ethernet MAC
receiver accepts frames over the maximum length specified in
IEEE Std 802.3-2002 specification. When this bit is
0
, the receiver
only accepts frames up to the specified maximum.
TIEEMAC#CONFIGVEC[52]
R/W
[31]
Reset: When this bit is
1
, the receiver is reset. The bit
automatically reverts to
0
, This reset also sets all of the receiver
configuration registers to their default values.
TIEEMAC#CONFIGVEC[53]
R/W
www.BDTIC.com/XILINX