Embedded Tri-Mode Ethernet MAC User Guide
165
UG074 (v2.2) February 22, 2010
Interfacing to an FPGA Fabric-Based Statistics Block
R
Figure 6-3:
DCR Bus to Ethernet Statistics Connection
Virtex-4 FPGA Em
b
edded
Tri-Mode Ethernet MAC
HO
S
TMIIMRDY
HO
S
TMIIM
S
EL
HO
S
TWRDATA[31:0]
CLIENTEMAC1TXCLIENTCLKIN
EMAC1CLIENTTX
S
TAT
S
EMAC1CLIENTTX
S
TAT
S
VLD
CLIENTEMAC1RXCLIENTCLKIN
EMAC1CLIENTRX
S
TAT
S
[6:0]
EMAC1CLIENTRX
S
TAT
S
VLD
EMAC1CLIENTRX
S
TAT
S
BYTEVLD
EMAC1CLIENTTX
S
TAT
S
BYTEVLD
LogiCORE Ethernet
S
t
a
ti
s
tic
s
Ex
a
mple De
s
ign
ho
s
t_clk
ho
s
t_
a
ddr[8:0]
ho
s
t_
a
ddr[9]
ho
s
t_re
q
ho
s
t_miim_
s
el
ho
s
t_rd_d
a
t
a
[31:0]
txclientclkin
clienttx
s
t
a
t
s
clienttx
s
t
a
t
s
vld
rxclientclkin
clienttx
s
t
a
t
s
vld[6:0]
clientrx
s
t
a
t
s
vld
clienttx
s
t
a
t
sb
ytev
a
lid
clientrx
s
t
a
t
sb
ytev
a
lid
CLIENTEMAC0TXCLIENTCLKIN
EMAC0CLIENTTX
S
TAT
S
EMAC0CLIENTTX
S
TAT
S
VLD
CLIENTEMAC0RXCLIENTCLKIN
EMAC0CLIENTRX
S
TAT
S
[6:0]
EMAC0CLIENTRX
S
TAT
S
VLD
EMAC0CLIENTRX
S
TAT
S
BYTEVLD
EMAC0CLIENTTX
S
TAT
S
BYTEVLD
LogiCORE Ethernet
S
t
a
ti
s
tic
s
Ex
a
mple De
s
ign
ho
s
t_clk
ho
s
t_
a
ddr[8:0]
ho
s
t_
a
ddr[9]
ho
s
t_re
q
ho
s
t_miim_
s
el
ho
s
t_rd_d
a
t
a
[31:0]
txclientclkin
clienttx
s
t
a
t
s
clienttx
s
t
a
t
s
vld
rxclientclkin
clienttx
s
t
a
t
s
vld[6:0]
clientrx
s
t
a
t
s
vld
clienttx
s
t
a
t
sb
ytev
a
lid
clientrx
s
t
a
t
sb
ytev
a
lid
DCRREAD
DCRDINBU
S
DCRACK
DCRRDBU
S
DCRWRITE
DCRABU
S
DCRCLK
ho
s
t_
s
t
a
t
s
_m
s
w_rdy
ho
s
t_
s
t
a
t
s
_l
s
w_rdy
ho
s
t_
s
t
a
t
s
_m
s
w_rdy
ho
s
t_
s
t
a
t
s
_l
s
w_rdy
OR
OR
OR
HO
S
TRDDATA[8:0]
HO
S
TRDDATA[15]
HO
S
TRDDATA[9]
1
0
HO
S
TRDDATA[10]
EN
NOR
D
Q
DCRCLK
UG074_4_03_012408
HO
S
TCLK
www.BDTIC.com/XILINX